#### **FACOLTÀ DI INGEGNERIA** Dipartimento di Ingegneria dell'Informazione, Elettronica e Telecomunicazioni ## Dottorato di Ricerca in Ingegneria Elettronica XXX Ciclo # Topologies and design methodologies for high precision analog processing blocks in short-channel technologies #### **Dottorando:** Gaetano Parisi Matricola 792686 #### **Tutor:** Pasquale Tommasino ### **Summary** | Summary | II | |----------------------------------------------------------------------------------------|----| | Introduction | 1 | | Chapter 1 | 3 | | Class AB architectures of Operational transconductance amplifiers | 3 | | 1 Not Linear Current Mirror (NLCM) [9] | 4 | | 1.1 Not Linear Current Mirror based on Flipped Voltage Follower Current Source (FVFCS) | 4 | | 1.2 Not Linear Current Mirror based on FVF | 5 | | 1.3 Not Linear Current Source based on degeneration resistors of sorce | 5 | | 1.2 Castello and Gray [6] | 7 | | 1.3 Sen and Leung [15] | 9 | | 1.4 Shulman and Yang [16] | 11 | | 1.5 Peluso and Vancorenland [17] | 11 | | 1.6 Elwan and Gao [20] | 13 | | 1.7 Yavari and Shoaci [21] | 17 | | 1.8 Galan and Lopez-Martin [22] | 19 | | 1.8.1 OTA with NLCS based on FVFCS | 23 | | 1.8.2 OTA with NLCS based on FVF | 23 | | 1.8.3 OTA with NLCS based on degeneration resistors of source | 24 | | 1.8.4 Comparison of super-class AB OTAs | 25 | | 1.8.5 Stability of the OTA Super Class-AB | 25 | | 1.9 Ramirez-Angulo and Baswa [5] | 26 | | 1.10 Ramirez-Angulo and Gonzalez-Carvajal [6] | 27 | | 1.11 M. Yavari [25] | 28 | | 1.12 J. Liang and D. A. Johns [29] | 31 | | 1.13 H. A. Aslanzadeh and S. Mehrmanesh [32] | 32 | | 1.14 M. Fan and J. Ren [35] | 34 | | Chapter 2 Analysis and comparison of class AB current mirror OTAs | 37 | | 2.1 Fully differential symmetrical OTAs | 37 | | 2.1.1 Symmetrical class A OTA | 39 | | 2.1.2 Symmetrical class AB OTA | 39 | | 2.2 Figures of merit (FOMs) | 40 | | 2.2.1 Quiescent current efficiency factor (F <sub>C</sub> ) | 40 | | 2.2.2 Slew Rate Factor | 41 | | 2.2.3 Quiescent power quality factor (Q <sub>C</sub> ) | 41 | | 2.2.4 Quality Factor for Slew Rate | 41 | | 2.2.5 Bandwidth quality factor (Q <sub>BW</sub> ) | 41 | |-----------------------------------------------------------------------|-----| | 2.2.6 Common mode quality factor (Q <sub>CM</sub> ) | 41 | | 2.3 Comparison of selected class AB topologies | 42 | | 2.3.1 A. Castello et al. class AB topology [1] | 42 | | 2.3.2 B. Peluso et al. class AB topology [4] | 44 | | 2.3.3 C. Ramirez-Angulo et al. class AB topology [9] | 46 | | 2.3.4 D. Baswa et al. class AB topology [10] | 48 | | 2.4 Comparison of selected topologies | 49 | | Chapter 3 | 50 | | Improvement of the CMRR of the topology by Peluso | 50 | | 3.1 Evaluation of the problem of Peluso's original topology | 51 | | 3.2 Peluso topology with CMFB in triode | 53 | | 3.3 First method to improve the performance of Peluso's topology [5] | 56 | | 3.3.1 Simulation results | 58 | | 3.3.2 OTA test as S/H | 64 | | Conclusion | 66 | | 3.4 Second method to improve the performance of Peluso's topology [6] | 66 | | 3.4.1 Simulations results | 68 | | 3.5 Local feedback [8] | 76 | | 3.5.1 Simulation Results | 80 | | Conclusions | 86 | | 4 | 87 | | Improvement and design OTAs architecture | 87 | | 4.1 Self-referenced CMFB by body | 88 | | 4.2 Peluso N-P. | 93 | | 4.3 Ramirez-Angulo improvement | 98 | | 4.4 Double Folded | 104 | | Chapter 5 | 109 | | 5.1 Peluso single ended (SE) topology | 112 | | 5.2 Study at large signal | | | Case 1: $Vid < VGS - VT$ | 114 | | Case 2: $Vid > VGS - VT$ | 115 | | 5.3 Simplified model and equation for non linear trend I-V | | | 5.4 Differential equation solution for I-V linear trend | | | 5.5 Calculation of the proposed model's settling time | 119 | | 5.5.1 Time calculation t <sub>1</sub> | 120 | |---------------------------------------------------------------------------|-----| | 5.5.2 Time calculation t <sub>2</sub> | 121 | | 5.6 Model Validation | 122 | | 5. 7 Settling time curves in function of k and Vov parameters | 133 | | 5.8 Energy dissipated during step response | 137 | | 5. 9 Energy curves in function of k and Vov parameters | 139 | | Conclusions | 144 | | Papers list | 146 | | Appendix A | 147 | | A.1 FVF small signal analysis | 147 | | A.2 Analysis of the class AB input stage based on the cross pair | 148 | | A.3 Cross-coupled class AB input stage (Castello 85) | 151 | | Bias point | 151 | | Large signal | 152 | | Small signal analysis | 152 | | Differential Mode | 154 | | Common Mode | 154 | | A.4 Class AB input stage based on FVF (Ramirez-Angulo) | 155 | | Bias point | 155 | | Large signal | 156 | | Small signal analysis | 157 | | Small signal analysis | 158 | | Differential Mode | 159 | | Common Mode | 159 | | A.5 Class AB input stage based on adaptive biasing WTA (Baswa 06) | 160 | | Bias point | 160 | | Large signal | 161 | | Small signal analysis | 161 | | Differential Mode | | | Common Mode | | | A.6 Class AB input stage based on Peluso topology with Vs=-Vi (Peluso 97) | | | Bias point | | | Large signal | | | Small signal analysis simplified (ro=0) differential mode | | | Small signal analysis (v <sub>3</sub> =0) | | | ~ | | | Differential Mode | 166 | |--------------------------------------------------------------------------------------------------|-----| | Common Mode | 166 | | Appendix B | 170 | | B.1 Evaluation of the performance limit through analysis in the symbolic domain with Sapwin 4 | 170 | | B.1.2 Transfer function Vy/Vicm | 171 | | B.1.3 Transfer function Vx/Vicm | 172 | | $B.1.4$ Comparison of transfer functions $V_{x}/Vicm$ vs. $V_{y}/Vicm$ : | 172 | | B.2 Peluso topology counts with triode CMFB | 173 | | B.3 Accounts of the partial transfer functions defined above | 177 | | B.3.1 Conductance (GL) analysis | 178 | | B.3.2 Vo/V1 analysis | 181 | | B.3.3 Vo/V <sub>2</sub> analysis | 188 | | B.3.4 V <sub>yl</sub> /I <sub>L</sub> analysis | 193 | | B.3.5 Vo1/Vy1 analysis | 196 | | B.3.6 Vx/V1 analysis | 199 | | B.37 Vx/V <sub>2</sub> analysis | 203 | | B.3.8 Vout/Vx analysis | 206 | | B.4 V3 signal | 209 | | B.4.1 Vo/V3 analysis | 211 | | B.4.2 Vx/V3 analysis | 215 | | B.4.3 Total transfer function considering the sources V1, V2, V3 | 217 | | B.4.4 approximation of the functions previously calculated | 218 | | B.4.5 Compact writing of the approximate functions $F_{UP}$ , $F_{DWN}$ , $F_{UP2}$ , $F_{DWN2}$ | 218 | | Appendix C | 220 | | C.1 | 220 | | Case 1: Vid < VGS – VT | 220 | | Case 2: Vid > VGS - VT | 220 | | C.2 Simplified model and equation for non linear trend I-V | 221 | | Term 1/R negligible: | 222 | | Term 1/R not negligible | 222 | | C.3 Particolar solution of Riccati equation | 223 | | C.4 General solution of Riccati eqution | 224 | | C.4.1 Constant integration of the general equation of Riccati | 226 | | C.5 Differential equation solution for I-V linear trend | 228 | | C.5.1 Not homogeneous equation solution | 229 | | | | | C.5.2 Integration constant calculation | 230 | |-------------------------------------------------------|-----| | C.6 Calculation of the proposed model's settling time | 231 | | C.6.1 Time calculation t <sub>1</sub> | 232 | | C.6.2 Time calculation t <sub>2</sub> | 233 | | C.6.3Solution of homogeneous associated | 233 | | C.6.4 Integral calculations | 234 | | Bibliography- Chapter 1 | 236 | | Bibliography- Chapter 2 | 238 | | Bibliography- Chapter 3 | 239 | | Bibliography- Chapter 4 | 239 | | Bibliography- Chapter 5 | 239 | | | | #### Introduction The research I carried out as a candidate for the Research Doctorate in Electronic Engineering (PhD) at the University of Rome "La Sapienza" has been focused on the "Topologies and design methodologies for high precision analog processing blocks in short-channel technologies". With the explosive growth of battery-powered portable devices, power reduction in integrated circuits has become a major problem. In many of these portable systems the signal is processed in the digital domain by limiting the role of the analog part to interface circuits between analogous physical quantities and digital processing. Having analog circuits operating at the same voltage as the digital ones means that you can integrate on the same chip front-end and digital processing functions without the need for additional interface circuits, reducing the overall cost of the system. Another reason that pushes to low supply voltages is given by technological considerations, for sub micrometric channel lengths the thickness of gate oxide becomes so slim that it has been forced to reduce the supply voltage to avoid effects like breakdown of the oxide of gate. With the reduction of the supply voltage there is a consequent reduction in the dynamic of the input signal. To maintain the same dynamic range with a lower power supply voltage, the thermal noise in the circuit must also be proportionally reduced. Therefore capacitors used in the circuit must be increased to lower the KT/C noise. Therefore, for operational amplifiers that have the task of driving larger loads and for high resolution applications, doing it becomes even more difficult. There is, however, a compromise between noise and energy consumption. Because of this strong compromise, under certain conditions, energy consumption will actually increase in proportion to the decrease in power supply [1]. Another aspect that poses a significant problem to the reduction of consumption is the fact that battery technology is currently progressing at a much slower pace than that of electronic circuits. Nowadays, many electronic systems work with the power supplied by batteries alone, in some cases this problem is the most critical feature of the device, just think of networks of wireless sensors or implantable devices in the human body. There are also many switched-capacitor applications that require fast signal transitions and certain performance in given times. If I use a class A amplifier it would always be on even in the times when it is not necessary, which leads to considerable consumption. In this context, a possible solution can be represented by class AB transconductance amplifiers (OTA), which have the advantage of consuming a small current in quiescent condition and providing a large peak current when a large signal is applied. This reculiarity can be exploited to achieve fast settling times with low average power consumption. In this context, a possible solution can be represented by class AB current when a large signal is applied. This reculiarity can be exploited to achieve fast settling times with low average power consumption. In applications, such as active filters, Sample and Hold Amplifiers (SHA), pipeline ADCs, the use of fully differential amplifiers is required to exploit the advantages offered by differential signals, such as doubled dynamic range compared with that provided by a given voltage generator, low noise sensition and even order harmonics suppression. Various ways of achieving class AB OTAs are proposed in the literature. In all fully differentiated type implementations, there is a need for auxiliary circuits for controlling common mode output voltage (CMFB). These additional circuits introduce into the project additional constraints and static power consumption compared to the basic topologies of class AB amplifiers. This line of research has driven me to focus on three main topics, closely related to the aforementioned issues: - Low-voltage and Very-low-voltage design of Class AB OTAs blocks for S/H; - Study of a behavioural modelling of Class AB OTAs; This work is divided into five chapters. Chapter 1 is an introduction to the state of the art of Class-AB OTAs. From the assessment of the state of the art there will emerge various ways to realize class-AB "OTAs" but only those that comply with certain constraints will be taken into consideration. The topologies chosen and on which the studies will be conducted will be those that will show reduced consumption, implementation according to the simmetrical current mirror OTAs. Chapter 2 is an introduction to figures of merit (FOMs) that will be used to characterize OTAs from a performance point of view. Also in chapter 2 will be conducted the study and comparison of four topologies emerged from the state of the art evaluation. These topologies will be compared from the point of view of consumption and performance of both small and large signal using the FOMs. From the comparison will be the one that has the best performances from the point of view of power consumption, bandwidth and large signal behavior. This topology that is preferred over the other choices will have a performance limit linked to the low value of the CMRR. Chapter 3 regards the improvement of the performance of the topology chosen to make it the most performing of the state of the art. Three possible methods will be proposed to increase the CMRR of the structure with little impact on consumption but without altering the low signal performance. The first two will be based on open loop techniques while the latter on a closed loop technique. Chapter 4 regards the design of other topologies with the aim of improving their performance. Chapter 5 regards behavioural modelling of a class AB OTA. Given that there are no guidelines in the literature on how to design class AB OTAs, a model in this chapter will be proposed, in its alpha phase, with the intent to understand how some parameters are linked to the settling time in similar way as to how is done for class A amplifier. # Chapter 1 # Class AB architectures of Operational transconductance amplifiers This chapter discusses some topologies chosen by the literature because they are considered useful in order to provide basic knowledge that is essential for the development of this thesis. In literature there are various ways to make class AB stages. A first possibility is represented by a differential input stage operating in class A with the output stage in class AB. Another possibility is represented by topologies that enhance the slew rate. These topologies work in class A and, when certain limits are exceeded, they give an extra boost in terms of current to allow fast switching overcoming the slew rate limit. Another possibility is represented by stages completely in class AB. To realize these structures I need that, the input transconductor is in class AB. Can be exploited the nonlinear current mirrors (NLCMs) or local common mode feedback (LCMFB) to have the nonlinear link between input voltage and gain. From the literature three possible ways have emerged to realize the input transconductor: - 1-With cross-coupled pair (Castello [2]) and its variants. - 2-With a differential pair in which the tail current generator is variable (Klinkee [3], Degruwe [4], Ramirez FVF [5], Baswa WTA [6]) - 3- The third way I call it "buffered" because it uses a buffer to apply a signal opposite the gate to the source (Peluso [7], Baswa [8]). Once chosen how to make the input transconductor there are several ways to complete the OTA. I can complete it by doing a symmetrical OTA where the bottom part I can do it either with constant current generators or with variable current generators. I can complete it by making a two-stage OTA (Local CMFB, Non Linear Current Mirror) I can complete it by making a folded-cascode. The class AB stage can greatly improve the speed and dissipation trade off in analog circuits, especially those made with the SC (switched capacitor) technique. As seen above there are various ways of achieving class AB OTAs, and in this chapter I illustrate and examine it from the point of view of the operating principle. First, however, I will illustrate the operation of some nonlinear current mirrors (NLCM) needed in some topologies to increase the output current in nonlinear manner than the one that would provide a simple mirror. #### 1 Not Linear Current Mirror (NLCM) [9] A fundamental element, which is used by different authors, to obtain a class-AB behavior of the input transconductor consists of a non-linear current mirror (NLCM). The most common ways to do a NLCM are represented in "Fig.1.1" also because given their topology they are better suited for use in low voltage applications. In this section will be conducted the study of NLCM proposed in "Fig.1.1". Fig.1. 1: (a) First nonlinear current mirror proposal, (b) second nonlinear current mirror proposal, (c) third proposed current mirror not linear #### 1.1 Not Linear Current Mirror based on Flipped Voltage Follower Current Source (FVFCS) Current mirrors can be implemented using the scheme called FVF current sensor (FVFCS) [10], [11]. Considering node X in Fig.1.1(a) as the current detection node of input and that all transistors work in the saturation region. Because of the feedback, the impedance at node X is very low and in this way the current flowing through this node does not substantially change the voltage to node X, which is therefore able to absorb large input current variations and FVF translates them into compression voltage variations at the output node Y. This voltage can be used to generate scaled upstream input replicas via the $M_8$ transistor. Fig.1. 2: FVFCS, (a) continuous response of the circuit of Fig.1.1 (a), (b) continuous response of the same circuit when M7 is biased near the linear region Fig.1.2(a) shows the dc response of the circuit of Fig.1.1(a), the output and input currents are linked by the expression $I_{OUT} = I_{IN} + I_{B}$ . The continuous DC current can be easily removed from the output node using circuits that mirror the currents if this is needed in specific applications. A special condition of FVFCS occurs when transistor $M_7$ is biased near the linear region and $M_8$ is maintained in the saturation region. In this case, the output current may increase more than the input current Fig.1.2 (b). When a MOS operates in triode region the current-voltage link is given by: $$I_D = K(V_{GS} - V_{TH}) \cdot V_{DS} \tag{1.1}$$ where the quadratic term has been neglected on the hypothesis that VDS is small. When the transistor operates in strong inversion and saturation, the drain current is about $$I_D = \frac{K}{2} (V_{GS} - V_{TH})^2 \cdot (1 + \lambda V_{DS})$$ (1.2) where $\lambda$ is the modulation parameter. Using the formulas (1.1) and (1.2), the current through $M_8$ , neglecting the modulation effect of the channel length, is given by $$I_8 = \frac{K_8}{2} \left( \frac{I_{in} + I_B}{K_7 V_{DS7}} \right)^2 \tag{1.3}$$ where V<sub>DS7</sub> is set to $$V_{DS7} = V_b - \sqrt{\frac{2I_B}{K_{10}}} - V_{TH} \tag{1.4}$$ therefore achieving a nonlinear relationship between I<sub>in</sub> and I<sub>8</sub>. #### 1.2 Not Linear Current Mirror based on FVF In the schematic of Fig.1.1(b), the current mirror is implemented using a classical FVF where the input transistor $M_7$ is biased near the ohmic region [12]. In quiescent condition, the current $I_{in}$ (generated by the input differential transconductor) is very low and is given by $I_B$ . In this situation, the $M_7$ and $M_{10}$ transistors operate in saturation but near the boundary with the triode region, with $V_{DS}$ slightly higher than $V_{DSsat}$ , and the overall strength of the active load is small. However, if $I_{IN}$ increases, this causes an increase in the gate-source voltage of $M_{10}$ that decreases the drain-source voltage of transistor $M_7$ , then drives it to the ohmic region. Thus, the input resistance increases, and the $M_7$ transistor follows (1.1) and has a large variation in the gate-source voltage. This increases the output current of the active load transistor $M_8$ as long as it remains in the saturation region (1.2) with the same behavior as that shown in Fig.1.2 (b). This output current, neglecting the channel length modulation, is given by $$I_8 = \frac{K_8}{2} \left( \frac{I_{in}}{K_7 V_{DS7}} \right)^2 \tag{1.5}$$ where V<sub>DS7</sub> is given by $$V_{DS7} = V_b - \sqrt{\frac{2I_{in}}{K_{10}}} - V_{TH} \tag{1.6}$$ Note that $V_{DS7}$ is now dependent on $I_{IN}$ . If $I_{IN}$ increases, $V_{DS7}$ decreases and current $I_8$ can be larger for OTA than previous (a) case with the same $I_{IN}$ . #### 1.3 Not Linear Current Source based on degeneration resistors of sorce The third non linear current mirror scheme is shown in Fig.1.1(c). It is a topology that is based on current mirrors with source degeneration used to delete offsets in amplifiers [13]. In these applications, the transistors only operate in the ohmic region, thus carring out a voltage-controlled linear resistance. However, in this case, the degeneration transistor is introduced into the saturation region for large input currents. Hence, we get a strongly nonlinear equivalent resistor that produces a large increase in the output current. When I have to eliminate the offset, I have the resistance under both transistors. The difference from the previous current mirrors of Fig.1.1(a) and (b) is the transistor $M_7$ which is biased in the ohmic region with a constant gate voltage but near the limit of the saturation region, and $M_{10}$ is in the saturation region. Since $V_{GS7}$ is constant, when the drain current $I_{IN}$ of $M_7$ increases, $M_7$ enters in saturation and develops a large drain-source saturation voltage. This causes a large increase in the gate-source voltage of $M_8$ given by $$V_{GS8} = V_{DS7} + V_{GS10} \tag{1.7}$$ which brings a large increase in output current similar to that of Fig.1.2(b). The current through $M_8$ is $$I_{8} = \frac{K_{8}}{2} \left[ \sqrt{\frac{2I_{in}}{K_{10}}} + \frac{2I_{in}}{\lambda_{7}K_{7}(V_{b} - V_{TH})^{2}} - \frac{1}{\lambda_{7}} \right]^{2}$$ where $\lambda_{7} \neq 0$ e V<sub>B</sub> > V<sub>TH</sub>. (1.8) #### 1.2 Castello and Gray [6] Fig.1. 3: A simplified schematic of the class AB amplifier used by Castello R. The first examined topology, shown in Fig.1.3, bases its operating principle on a double transconductor (cross-coupled pair) input stage and I will call it "topology by Castello". This topology implements a class AB amplifier used in filter or switched capacitor circuits. If a differential input signal equal to zero is applied, the two matched current sources $I_B$ uniquely define the circuit quiescent current level. For simplicity it is assumed that the four NMOS input devices are identical, and the same is true for the four PMOS devices, then $I_1 = I_2 = I_B$ . Furthermore, since all current mirrors have a gain equal to 1, the quiescent current in the output branches is also equal to $I_B$ . It follows, therefore, that the quiescent power consumption in the circuit is precisely controlled by the two matched current sources in the input stage. Applying a large positive differential input signal, the current $I_1$ goes to zero and half of the devices in the circuit become cut off and have not been shown on Fig.1.4. Current $I_2$ , on the other hand, increases to a peak value which, in principle, is only limited by the value of the input voltage applied. The same current is mirrored to the outputs and can quickly charge and discharge the load capacitance. Although in the above consideration it was assumed that the peak value for current $I_2$ in the class AB circuit of Fig.1.4 is only a function of the applied input voltage, in practice another limiting factor is the total supply voltage. In fact as the current level increases, the sum of the voltage drops across devices $M_1$ , $M_4$ , $M_9$ , and $M_{13}$ in Fig.1.4 also increases, until it is equal to the total supply voltage. At this point, some of the devices $(M_1, M_4)$ or both) enter the linear region of operation, and the current level becomes practically constant independently on the value of the input voltage. This problem becomes more and more severe as the supply voltage is reduced, and represents the limiting factor to the maximum achievable peak current for a total supply voltage. The achievable value for the peak current is also strongly dependent on the value of the input common-mode voltage $V_{cmi}$ . An optimum choice of the value of $V_{cmi}$ is important in order to obtain the best possible performance in the opamp. In fact, increasing $V_{cmi}$ by one n-channel threshold voltage above the middle-point between the two supplies, as allowed by the fully differential configuration, gives more than a threefold increase on the achievable peak current level. Fig.1. 4: Simplified schematic of the circuit by Peluso for large differential input (cut off devices not shown) By utilizing a class AB configuration, a saving on the quiescent power dissipation for a given speed can therefore be achieved. Furthermore, the low quiescent current level on the output devices improves the voltage swing, and gives a larger dc gain. The class AB structure, however, has also some disadvantages. In particular it tends to be more complicated, and makes the problem of designing the CMFB circuit more difficult. A single-stage configuration is particularly suitable for class AB operation. Also it has good power-supply rejection at high frequencies (beyond the dominant pole) and gives no high-frequency second-stage noise contribution, an effect which can greatly reduce the dynamic range of a sampled data system due to aliasing effects. Furthermore, in a single stage opamp the load capacitance is enough to guarantee stable closed-loop response, so that no extra compensation is required. The main drawback of the single-stage topology, particularly for low-voltage applications, is the reduced output swing due to the cascade devices. In order to take full advantage of the class AB structure the amplifier must be able to deliver all of the peak input current to the load, without unacceptably compromising the output voltage swing. This requires use of a novel biasing scheme for the cascode devices. # Fig.1. 5: Input stages CMOS (a) e BiCMOS (b) A single-ended version of the topology by Castello was proposed in 1996 by S.Sen and Leung and it is shown in Fig.1.5. In addition to considering the single-ended version, S.Sen et al. propose the benefits that can be obtained by making the cross-coupled pair in BiCMOS technology. Taking Fig.1.5(a) into consideration, in the absence of differential input signal, the voltage generator $V_b$ biases the devices so that they have a small current in quiescent condition. When an input differential voltage is applied to the gates of $M_3$ and $M_4$ , the sum of $V_{GS}$ of $M_1$ ( $M_2$ ) and $M_4$ ( $M_3$ ) increases (decreases) and the drain current increases (decreases) according to the quadratic law and finally, that current is mirrored to the output stage. In Fig.1.5(b), the input stage of the BiCMOS operational amplifier is shown. The transistors $M_1$ ( $M_2$ ) of Fig.1.5(a) are replaced by bipolar transistors npn $Q_1$ - $Q_2$ in Fig.1.5(b), $M_4$ ( $M_3$ ) is replaced by a $Q_4$ and $MP_3$ structure ( $Q_3$ and $MP_2$ ). To bias the input stage with a small quiescent current, a level translator is used to shift the voltage by a value equal to that between the gate-source of $MP_3$ ( $MP_2$ ) and the $Q_1$ ( $Q_2$ ) base-emitter voltage drop. The combination of $Q_4$ and $MP_3$ in the structure actually behaves like an equivalent PNP transistor, which is why this structure is called "pseudo-PNP" (PS-PNP). Its transconductance is given by $\beta_{Q4}gm_{Mp3}$ and its advantages are that the transconductance of the PMOS transistor MP<sub>3</sub> is exalted by $\beta$ of Q<sub>4</sub> without increasing the input gate capacitance of the same factor and without requiring a base input current. Fig.1.6 shows the graphs of the respective currents in the two branches of the circuit for the two cases. The BiCMOS input stage shows a significant improvement in currents' management compared to the CMOS version. Fig.1.7 shows the complete opamp without the adaptive polarization circuit of the output stage cascode transistors [14]. The output pull-up current is derived by mirroring the $Q_5$ collector currents to the drain of the MP<sub>6</sub> transistor through $Q_7$ , $Q_8$ , and MP<sub>6</sub>. Fig.1. 6: Comparison between the output currents of the CMOS input stage and BiCMOS Fig.1. 7: Basic Structure of a class-AB BiCMOS amplifier #### 1.4 Shulman and Yang [16] The third topology considered is shown in Fig.1.8 and also uses a double transconductor cell as input stage. Respect to the previous case, it presents the cross-coupled pair formed only by MOS device and the manner used to mirrors the current to the output branches is different and this saves a current branch. Fig.1. 8: Schematic of a CMOS class AB opamp Under stationary conditions, the crossover pair of transistors is normally biased with a voltage slightly above the threshold, so that the current of the input stage is small. By applying a positive input voltage step, the current in $M_2$ - $M_3$ increases dramatically due to the nonlinear characteristic of the MOS transistors and is transferred to the output by the current mirrors. #### 1.5 Peluso and Vancorenland [17] The simple current mirror with diode connection has the disadvantage that it cannot be used for low supply voltages. This is due to the fact that the difference in potential of a $V_{GS}$ is required for the diode connection. Considering the circuit of Fig.1.9 (a)(that's equivalent to that showhs in Fig.1.1(a)). As seen in section 1.1, if the current $i_{IN,2}$ is a biasing one, this circuit acts as a mirror for the $i_{IN,1}$ current which is injected into node n1. Fig.1. 9: (a) Low voltage current mirror, (b) Input differential structure based on low voltage current mirrors. By using such a device in this way, you will gain a benefit in terms of the input potential difference, which is approximately equal to the $M_2$ $V_{DSsat}$ . Parallel-parallel feedback is implemented, an output voltage is measured, and a current is reported to the input node. This configuration makes the input resistance very low. In the current mirror configuration of Fig.1.9 (a), a voltage $V_b$ is used to set the potential drop at the input node $n_2$ . If an additional transistor is connected and the source is connected to the input of the mirror (node $n_1$ ), as shown in Fig.1.9 (b), the source potential is set. If in such conditions a signal is applied to the gate of the additional transistor ( $M_{1b}$ ), a current is generated which is injected into the current mirror and copied to the output. It is not necessary to bias $M_{1a}$ with a constant voltage as its gate can be used for an auxiliary signal ( $V_{in2}$ ). Fig.1.10 shows the schematic of a class-AB OTA operating at low supply voltages [18], [19]. It consists of two types of differential input structures based on the operating principle of the current mirrors shown in Fig.1.9, one of the n-type and the other of the p-type. If $V_{in1}$ - $V_{in2}$ is a positive quantity, a large current is generated in the input stage and mirrored in one of the two output branches. In the other half of input stage, the current through it goes down to zero. The amplifier is single-stage and offers sufficient gain to find employment in single loop delta-sigma modulators. The OTA transfer characteristic is typical of a class-AB amplifier. For a small signal applied to the input, the output current is linear, while for large signal, the output current increases rapidly to saturation. In the next sections I will refer to this topology by calling it "Peluso topology". Transistors M1a and M2a (M1d and M2b) with the current source IB form a flipped voltage follower (FVF) that copies the input signal to the source of M1b (M1c). In this way the transistors of the input pair M1b-M1c have a gate-source voltage VGS=VGSQ±(in1-in2), where VGSQ is the quiescent component. This doubles the signal component at the input of the pair of devices M1b and M1c. For large differential inputs one of them cuts off whereas the other carries a current that is not limited by a fixed current source. Fig.1. 10: Fully differential class AB OTA. #### **1.6 Elwan and Gao [20]** Compared to the previously treated cases in which it was more intuitive to understand the operation in class AB, in the following cases, to get the current variations desired, the dependence of the tail current on the input signal is utilized. Fig.1.11 (a) and Fig.11 (b) show, respectively, an input stage consisting of a standard differential pair and a basic class AB stage. For the differential pair, the transconductance can be increased by increasing the aspect ratio of transistors $M_1$ and $M_2$ and increasing the tail current. However, the maximum current available from a differential pair cannot exceed that of the tail current. Power consumption in quiescent condition is related to the load capacity and the desired slew rate: $$P = V_{dd}(SR)(C_L)(n) \tag{1.9}$$ where SR is the slew rate, $C_L$ is the load capacitance and n is a factor related to the type of OTA used. Fig.1. 11: (a) Differential pair as input stage (b) Class AB input stage A standard OTA dissipates a large power in quiescent condition, especially when driving a large load capacitor. The class AB stage shown in Fig.1.11 (b) consists of two identical transistors $M_1$ and $M_2$ coupled by two constant voltage sources. In quiescent condition, the two gate voltages of the transistors are maintained at the same common mode level. The transistors $M_1$ and $M_2$ have the same $V_b$ voltage and thus carry the same current given by: $$I_{dc} = \frac{k_1}{2} (V_b - V_T)^2 \tag{1.10}$$ By choosing $V_b$ slightly above the threshold voltage, the quiescent current can be kept low. The circuit shown in Fig.1.12 represents a possible implementation of the ideal scheme of Fig.1.11b. Looking at Fig.1.12, when the gate voltage of $M_1$ increases, the circuit performing the level translation will cause the $M_2$ source voltage to increase. The source voltage of $M_1$ remains fixed by the level translator circuit connected to the gate of $M_2$ . Therefore, the current through $M_1$ will increase while the one through $M_2$ will decrease. By choosing a large enough shape ratio for the $M_1$ and $M_2$ transistors, a high driving current can be obtained. The maximum output current is not limited by the tail current and can reach high values not depending on of current consumption in quiescent condition. Hence, you can drive high currents with low power consumption in standby mode. To effectively implement the class-AB input stage, an efficient level translator circuit must be implemented. The main problem is that the level translator circuit is required to drive the source of the two transistors $M_1$ and $M_2$ . The CMOS transistor pair strongly limits the input signal excursion that hinders the circuit use in many low power supply applications. Additionally, the CMOS transistor pair of the input stage increases the number of noise inputs and thus increases the overall noise generated by the OTA circuit. Low noise and power supply requirements force the use of only two transistors to achieve the input class AB. This leads to the following restrictions on the biasing circuit: - 1) To keep an accurate voltage level in level shifters, which can provide a well-controlled standby current and robustness with respect to temperature and process variations. - 2) To provide a low-impedance terminal that can biase the source of the input stage transistors. - 3) To provide a reasonably fast response with a minimum contribution of noise to the OTA. - 4) To have a low consumption in quiescent condition - 5) To be powered by low voltage supply without limiting the signal dynamic range of the input stage. Fig.1. 12: The main part of class AB OTA. In order to satisfy all these requirements, the circuit shown in Fig.1.12 is proposed. Transistors $M_1$ and $M_2$ form the input transconductance stage operating in class AB. The level shifter circuit consists of transistors $M_3$ , $M_4$ , $M_5$ and $M_6$ , $M_7$ , $M_8$ . A constant current $I_b$ is forced through the transistors $M_3$ and $M_6$ . Assuming that both transistors operate in the saturation region, the gate and source voltage between transistors $M_3$ and $M_6$ is thus fixed and can be expressed by: $$V_{GS} = V_b = V_T + \sqrt{\frac{2I_b}{k_3}} \tag{1.11}$$ The source terminal of the transistor $M_3$ is kept to a low impedance from the negative feedback circuit formed by $M_4$ , $M_5$ , and the current source $I_5$ . The gate voltage of the transistor $M_5$ is automatically adjusted, since Ib is fixed, the variable current is from the transistor $M_2$ . In quiescent condition, both V+ and V- inputs are held at the same $V_{cm}$ common mode level. Since the sources of the transistors $M_1$ and $M_2$ are at the same voltage level as described above, the $V_{GS}$ voltages of the transistors $M_1$ , $M_2$ , $M_3$ and $M_6$ are all equal. Therefore, the quiescent current of the transistors $M_1$ and $M_2$ is given by: $$I_{sb} = \frac{k_1}{k_3} I_b \tag{1.12}$$ The quiescent current is therefore well controlled by $I_b$ and is independent of process parameters such as VT and K. It is clear that the main contribution to the noise is given by the input stage transistors $M_1$ , $M_2$ , $M_3$ and $M_6$ . Even the transistors that mirror the output current will make a contribution in terms of noise, but the latter is divided by the transconductance of the input stage. If a completely differential topology is used, the input voltage is further divided by a factor of 2 [6]. There are two possible ways to mirror the current to the output. One way is to use current mirrors to copy the drain currents of $M_1$ and $M_2$ to the two output terminals. Fig.1. 13: Class AB OTA The other less obvious way is to exploit the fact that the $M_5$ and $M_8$ feedback transistors carry an inverted version of the $M_1$ and $M_2$ drain currents. As shown in Fig.1.13 these currents can be copied directly to the output from transistors $M_{21}$ and $M_{23}$ . Common mode control transistors (CMFBs) can be added without introducing additional power dissipation. The CMFB, consisting of the $M_{12}$ and $M_{13}$ transistors, controls the amount of current from the $M_3$ and $M_6$ transistors of the feedback loop. Therefore, they influence the output current bidirectionally. In quiescent condition, both transistors $M_{12}$ and $M_{13}$ carry an amount of current equal to $I_b$ . If the current through $M_{12}$ and $M_{13}$ decreases, an additional continuous current flows through transistors $M_{21}$ and $M_{23}$ . If the current through $M_{12}$ and $M_{13}$ increases, the current through $M_{21}$ and $M_{23}$ decreases, producing as an effect a continuous current flowing from the output terminals to the OTA. The CMFB network uses $M_{12}$ and $M_{13}$ gates to control the common output mode level. The total quiescent current of the fully differential OTA is given by: $$I_{sb} = 2I_b + 2I_s + 4\frac{k_1}{k_2}I_b \tag{1.13}$$ The maximum OTA current is controlled by the aspect ratio of the transistors $M_1$ , $M_2$ , $M_3$ and $M_6$ . This current value can then be adjusted without affecting power consumption under quiescent condition. The transconductance of the OTA is given by: $$G = 2k\sqrt{\frac{2I_b}{k_{LS}}}\tag{1.14}$$ #### 1.7 Yavari and Shoaci [21] The OTA topology of Fig.1.14 uses two identical transistors $M_1$ and $M_2$ that are coupled crosswise through two constant voltage sources made of flipped voltage follower (FVF) acting as level shifters. The FVF cell consists of the $M_{c1} \div M_{c6}$ transistors that realize the floating voltage source. Fig.1. 14: Class AB OTA In quiescent condition, the gate voltages of the input transistors $M_1$ and $M_2$ are the same. In this case, $V_{SG1}=V_{SG2}=V_b$ , and both transistors carry the same current that is controlled by $V_b$ . This tension is chosen slightly above the threshold value so as to obtain a small quiescent current. When an input signal is applied, a large current is generated in one of the two input transistors. For example, if $V_{in}$ + increases and $V_{in}$ - decreases, the $M_2$ source voltage increases while the voltage at the $M_1$ source decreases by the same amount. In this way, the $M_1$ drain current decreases as $M_2$ current increases. When a signal is applied at the input, the maximum current that can flow in $M_1$ or $M_2$ is independent on the quiescent current. To enable class AB operation of output devices that act as current sources, the gates of $M_9$ and $M_{10}$ are respectively connected to $M_{c6}$ and $M_{c5}$ . During the slew-rate period in one of the two branches of the cascode, there is an increase of current. If $V_{in}$ + is larger than $V_{in}$ -, the $M_1$ drain current will be reduced by the same amount as $M_2$ is increased. $M_{c5}$ drain current will be increased, and even in $M_{10}$ , as long as the $M_{c6}$ and $M_9$ drain current is reduced. The $M_2$ drain voltage increases considerably due to the improvement of the current passing through it which results in an increase in voltage at the gate of $M_3$ and $M_4$ through the gate-drain capacitance of $M_4$ . Then, the M10 current will be forced to the positive output node, $V_{out}^+$ , and the negative output node will be discharged by the current of $M_3$ . The increase in the $M_4$ drain current will be provided by $M_2$ because, due to the sudden increase in the $M_2$ drain voltage, the transistor $M_6$ will be forced to cut off. When a large negative input signal is applied to the OTA, a similar improvement in the slew value is obtained. Therefore, a large slew-rate is obtained during both positive and negative slew phases of the OTA. If the gate of $M_9$ and $M_{10}$ are connected to a fixed biasing voltage, their currents will be blocked during the OTA slew phase. In this case, when a large positive input signal is applied to the OTA, the positive output node will be loaded only by the $M_{10}$ polarization current. Thus, the response speed of the OTA being examined will be much greater than that of an OTA consisting of a folded-cascode that employs class-AB operation only in the input transistors. Class AB operation of the $M_9$ and $M_{10}$ output transistors acting as current sources also improves the OTA small signal DC gain and the unitary gain bandwidth. When a small signal is applied to the input of the OTA, this appears through the gate-source of the output transistors $M_9$ and $M_{10}$ that operate as current generators and through the FVF buffer cells. The effective transconductance of the input transistors is increased from $gm_{l,2}$ to about $gm_{l,2}+gm_{9,10}$ , which improves the OTA unitary gain bandwith of the same amount. Therefore, the class AB operation of the input stage leads doubling the actual transconductance of the input transistors, and doubling the unit gain bandwith and DC gain. The minimum voltage to be applied to the OTA under test, for proper operation is approximately equal to $V_{GS}+V_{DS \ sat}$ where $V_{DS \ sat}$ is the drain-source saturation voltage of a MOS transistor. To achieve a large output signal excursion, a two-stage topology can be used where the first one is constituted by the proposed OTA and the second one a classical common source topology with class AB operation. #### 1.8 Galan and Lopez-Martin [22] The following topologies illustrate adaptive polarization techniques to make the tail current, signal dependent. In [23], a Class A OTA, such as that shown in Fig.1.15 (a), has been transformed into a circuit called "super-class AB OTA" Fig.1.15 (b) using a different adaptive polarization of the input stage and an active load with resistance acting as a common local mode feedback (LCMFB) to provide additional boost current [24]. In Fig.1.15 (b), an imbalance in $I_1$ and $I_2$ causes a non-zero current in the $I_1$ and $I_2$ resistors, which unbalances the gate voltage of $I_2$ and $I_3$ and $I_4$ producing a large output current. In this section, a technique that uses double current boosting is used, but in this case, it is proposed to use a different active load based on current mirrors whose gain is dependent on their input current. The idea is shown in Fig.1.15 (c). Fig.1. 15: (a) Class A OTA, (b) super-class AB OTA which uses LCMFB, (c) super-class AB OTA alternative. The current mirror gain is ideally $G(I_{in})$ equal to 1 when the input current is low (of the quiescent current order or lower). Thus, the quiescent current in the output branches is simply and carefully controlled, and can be very low. However, $G(I_{in})$ increases as $I_{in}$ increases for large voltage signals $V_{in}$ , resulting in large output currents. To achieve this behavior two topologies of current mirrors operating in the saturation region for low currents are used, but for high currents their input transistors enter the ohmic region. In the third topology current mirrors with degeneration source transistors are used that for low currents operate in the ohmic region and enter in saturation region for high currents. In order to realize the adaptive polarization technique of the input stage shown in Fig.1.15 (c), the topology depicted in Fig.1.16 (a) has been used. Fig.1. 16: (a) AB input class differential torque with adaptive polarization, (b) first nonlinear current mirror proposal, (c) second nonlinear current mirror proposal, (d) third proposed current mirror not linear. This circuit is proposed in [10] and consists of two identical transistors $M_1$ and $M_2$ coupled crosswise with two level shifters. Each level translator is based on two flipped voltage followers [11], which employ two transistors ( $M_{1a}$ , $M_{2a}$ and $M_{1b}$ , $M_{2b}$ ) and a current source. This input stage constitutes an adaptive polarization circuit because, when a large input differential signal is applied, the current output may be much greater than the quiescent current $I_b$ supplied by the current generators. Therefore, it operates in class AB and this makes it very attractive for low power applications. For $V_{id} = (V_{in+}) - V_{in-} < 0$ , the current through $M_2$ increases while the current passing through $M_1$ falls below the quiescent current $I_b$ and eventually becomes zero. Consequently, when $V_{id} > 0$ , the current through $M_1$ increases without being limited by $I_b$ and the current through $M_2$ drops below $I_b$ . The input stage can operate with a minimum supply voltage of $V_{DDmin} = |V_{TT}| + 2V_{SDsat}$ , where $V_{TT}$ is the transistor threshold voltage and $V_{SDsat}$ is the minimum voltage between the source-drain needed to maintain a saturated transistor. Therefore, the circuit is suitable for low voltage applications. For large $V_{id}$ and assuming that the transistors $M_1$ , $M_2$ , $M_{1A}$ and $M_{1B}$ are identical, the currents $I_1$ and $I_2$ are given by $$I_{1} = \frac{K_{1,2}}{2} \left( \sqrt{\frac{2I_{B}}{K_{1,2}} + V_{id}} \right)^{2}, \qquad I_{2} < I_{B} ; \quad V_{id} > 0$$ (1.15) $$I_2 = \frac{K_{1,2}}{2} \left( \sqrt{\frac{2I_B}{K_{1,2}} + V_{id}} \right)^2, \qquad I_1 < I_B \; ; \; V_{id} < 0$$ (1.16) Where $K_{1,2} = \mu_n C_{OX}$ (W/L) is the transconductance of transistors $M_1$ and $M_2$ , and $\mu_p$ , $C_{OX}$ , W and L have the usual meaning. Since the AC input signal is applied both to the gate and to the source terminal of $M_1$ and $M_2$ , the differential signal $V_{id}$ coincides in AC with the small $V_{gs}$ signal of each input transistor so that the transconductance of this input stage is doubled compared to a conventional differential pair. Using different implementations for the nonlinear current mirror, it is possible to obtain several superclass-AB OTA topologies as it can be seen in the general scheme of Fig.1.15 (c). Fig.1.16 (b) - (d) illustrates three possible alternatives for making these blocks. The resulting OTA circuits are shown in Fig.1.17. In all cases, the non-linearity of the current mirrors increases the desired output current. Non-linearity is due to the transition from the ohmic region to that of the saturation of some of the current mirror transistors. Fig.1. 17: Super-OTA class AB topologies, (a) OTA with FVFCS-based current mirror, (b) OTA with FVF-based current mirror, (c) OTA with current mirror based on source degeneration. To describe the operation, an approximate expression is used for the drain current of a MOSFET operating in a region of strong inversion and in an ohmic region $$I_D = K(V_{GS} - V_{TH}) \cdot V_{DS} \tag{1.17}$$ where the quadratic term has been neglected under the hypothesis that VDS is small. When the transistor operates in strong inversion and saturation, the drain current is about $$I_D = \frac{R}{2} (V_{GS} - V_{TH})^2 \cdot (1 + \lambda V_{DS})$$ (1.18) where $\lambda$ is the modulation parameter. #### 1.8.1 OTA with NLCS based on FVFCS The OTA shown in Fig.1.17(a) used a NLCM based on FVFCS presented in section 1.1 to get super-class AB behavior. In quiescent condition, the current generated by the differential input pair of the class-AB is given by $I_B$ . In this situation, the transistors $M_6$ and $M_7$ operate in saturation, but near the boundary with the triode region. For $V_{ID}$ <0, the current through $M_2$ increases while the one through $M_1$ drops below the quiescent current IB. In this case, using (1.7) and (1.10), the current through $M_8$ is $$I_8 = \frac{K_8}{2} \left[ \frac{K_{1,2}}{2K_7 V_{DS7}} \left( \sqrt{\frac{2I_B}{K_{1,2}}} - V_{id} \right)^2 + \frac{I_B}{K_7 V_{DS7}} \right]^2$$ (1.19) and the current $I_5 < I_B$ , and the output differential current is $I_{OUT} = I_5 - I_8 \approx -I_8$ . Such an expression is obtained when $V_{ID} < 0$ for the current flowing through $M_5$ $$I_{5} = \frac{K_{5}}{2} \left[ \frac{K_{1,2}}{2K_{6}V_{DS6}} \left( \sqrt{\frac{2I_{B}}{K_{1,2}}} + V_{id} \right)^{2} + \frac{I_{B}}{K_{6}V_{DS6}} \right]^{2}$$ (1.20) and current $I_8 < I_B$ . Now, the output current is $I_{OUT} = I_5 - I_8 \approx I_5$ . Thus, the differential output current is given by the general expression $$I_{out} = I_5 - I_8 = \pm \frac{K_{5,8}}{2} \left[ \frac{K_{1,2}}{2K_{6,7}V_{DS6,7}} \left( \sqrt{\frac{2I_B}{K_{1,2}}} + |V_{id}| \right)^2 + \frac{I_B}{K_{6,7}V_{DS6,7}} \right]^2$$ (1.21) For a large $V_{\text{ID}}$ , the differential current generated by the input stage is much larger than $I_{\text{B}}$ and (1.14) can be simplified as $$I_{out} = I_5 - I_8 \approx \pm \frac{K_{5,8}}{2} \left[ \frac{K_{1,2}}{2K_{6,7}V_{DS6,7}} (V_{id})^2 \right]^2$$ (1.22) Note that for a large $V_{ID}$ , the current output increases with $V_{ID}^4$ , improving quadratically the current boost provided by the input stage in class-AB. If the $M_{6,7}$ transistors are in saturation region, the output current of the mirrors should have the same behavior as the OTA in class A in Fig.1.15 (a). But when $M_{6,7}$ enters in the triode region, their transconductance decreases and the total transconduttance of the OTA increases. Therefore, the gain-bandwidth product (GBW) and the slew rate increase accordingly. In addition, the circuit is suitable for low voltage operation because the minimum required supply voltage is $|V_{TH}| + 2 |V_{DS, sat}|$ . #### 1.8.2 OTA with NLCS based on FVF The OTA in Fig.1.17 (b) is implemented by using such adaptive load, also called FVF [26], explained in section 1.2. When $V_{IN+}$ decreases ( $V_{ID}$ <0), the class-AB input stage generates a current through the transistor $M_2$ much larger than the biasing current $I_B$ . Using (1.15-1.16) and (1.5), the current through $M_8$ turns out to be $$I_8 = \frac{\kappa_8}{2} \left[ \frac{\kappa_{1,2}}{2\kappa_7 V_{DS7}} \left( \sqrt{\frac{2I_B}{\kappa_{1,2}}} - V_{id} \right)^2 \right]^2 \tag{1.23}$$ with current $I_5 < I_B$ . Then, the output current is $I_{OUT} = I_5 - I_8 \approx -I_8$ . Such an expression is obtained when $V_{ID} > 0$ for the current through $M_5$ $$I_5 = \frac{\kappa_5}{2} \left[ \frac{\kappa_{1,2}}{2\kappa_6 V_{DS6}} \left( \sqrt{\frac{2I_B}{\kappa_{1,2}}} + V_{id} \right)^2 \right]^2 \tag{1.24}$$ And current $I_8 < I_B$ . Now, the output current is $I_{OUT} = I_5 - I_8 \approx I_5$ . The output differential current is given by the general expression $$I_{out} = I_5 - I_8 = \pm \frac{K_{5,8}}{2} \left[ \frac{K_{1,2}}{2K_{6,7}V_{min}} \left( \sqrt{\frac{2I_B}{K_{1,2}}} + |V_{id}| \right)^2 \right]^2$$ (1.25) where $V_{MIN}$ is the minimum of $V_{DS6}$ and $V_{DS7}$ . For a large $V_{ID}$ , the current generated by the input stage is greater than $I_B$ and (1.25) can be simplified, so it has $$I_{out} = I_5 - I_8 \approx \pm \frac{K_{5,8}}{2} \left[ \frac{K_{1,2}}{2K_{6,7}V_{DS6,7}} (V_{id})^2 \right]^2$$ (1.26) Note that for a large input differential voltage, it increases the output current with $V_{ID}^4$ , improving quadratically the current supplied by the class-AB input stage. However, this increase in output current is higher for the previous OTA (Case A) due to the dependence of $V_{DS6,7}$ on the current generated by the input stage. As with the previous OTA, the GBW and the slew rate are improved when $M_{6,7}$ enters in the ohmic region. However, in the OTA of this section, the decrease in $M_{6,7}$ transconductance is greater due to the decrease in $V_{DS6,7}$ when $V_{ID}$ <0. This results in a higher increase in GBW and slew rate. For this OTA, the minimum supply voltage is $|V_{TH}| + 3|V_{DSsat}|$ . #### 1.8.3 OTA with NLCS based on degeneration resistors of source The third adaptive load scheme is shown in Fig.1.16 (d) and was explained in section 1.3. The OTA in Fig.1.17 (c) is constructed using the adaptive load of Fig.1.16 (d). When $V_{IN+}$ decreases so that $(V_{ID}<0)$ , the class-AB input stage generates a current through the $M_2$ transistor much higher than the bias current $I_B$ . From (1.15-1.16) and (1.7), the current flowing through $M_8$ is given by $$I_{8} = \frac{K_{8}}{2} \left[ \sqrt{\frac{K_{1,2}}{2K_{10}}} \left( \sqrt{\frac{2I_{B}}{K_{1,2}}} - V_{id} \right) + \frac{K_{1,2}}{\lambda_{7}K_{7}(V_{b} - V_{TH})^{2}} \left( \sqrt{\frac{2I_{B}}{K_{1,2}}} - V_{id} \right)^{2} - \frac{1}{\lambda_{7}} \right]^{2}$$ $$(1.27)$$ The output current is $I_{OUT} = I_5 - I_8 \approx -I_8$ and current $I_5 < I_B$ . Such an expression is obtained when $V_{ID} > 0$ for current through $M_5$ $$I_{5} = \frac{K_{5}}{2} \left[ \sqrt{\frac{K_{1,2}}{2K_{9}}} \left( \sqrt{\frac{2I_{B}}{K_{1,2}}} + V_{id} \right) + \frac{K_{1,2}}{\lambda_{6}K_{6}(V_{6} - V_{TH})^{2}} \left( \sqrt{\frac{2I_{B}}{K_{1,2}}} + V_{id} \right)^{2} - \frac{1}{\lambda_{6}} \right]^{2}$$ (1.28) Now, the output current is $I_{OUT} = I_5$ - $I_8 \approx I_5$ and current $I_8 < I_B$ . The output differential current is given by the general expression $$I_{out} = I_5 - I_8 = \pm \frac{K_{5,8}}{2} \left[ \sqrt{\frac{K_{1,2}}{2K_{9,10}}} \left( \sqrt{\frac{2I_B}{K_{1,2}}} + |V_{id}| \right) + \frac{K_{1,2}}{\lambda_{6,7}K_{6,7}(V_b - V_{TH})^2} \left( \sqrt{\frac{2I_B}{K_{1,2}}} + |V_{id}| \right)^2 - \frac{1}{\lambda_7} \right]^2 (1.29)$$ For a large $V_{ID}$ (1.29) it can be simplified with $$I_{out} = I_5 - I_8 = \pm \frac{K_{5,8}}{2} \left[ \frac{K_{1,2}}{\lambda_{6,7} K_{6,7} (V_b - V_{TH})^2} (V_{id})^2 \right]^2$$ (1.30) Note that for a large $V_{ID}$ the output current increases with $V_{ID}^4$ , by improving a square factor for the current provided by the class-AB input stage. Theoretically, this OTA should reach both the maximum current and the maximum GBW. However, in order to design this OTA under the same OTA conditions as in the previous cases, the quiescent current in the output transistors must be adjusted to be equal to $I_B$ : this requires $K_{5,8} \approx K_{9,10} \| K_{6,7}$ . This $gm_{5,8}$ reduction decreases the maximum value of slew rate and GBW. For this OTA, the minimum supply voltage value is $|V_{TH}| + 4 |V_{DSsat}|$ . #### 1.8.4 Comparison of super-class AB OTAs As shown in section 1, current mirrors modify their current gain in dynamic conditions and generate large output currents that are proportional to $V_{ID}^4$ . In all topologies, the current mirrors must be carefully designed and biased in order to make the circuits suitable for low voltage operation because large variations in the gate voltage of $M_6$ and $M_7$ can switch off the input transistors $M_1$ and $M_2$ in Fig.1.17 (c) and (d) or the current source $I_B$ in the FVFCS scheme in Fig.1.17 (a). The voltage $V_B$ that bias $M_6$ and $M_7$ near the boundary with the triode region in Fig.1.17 (b) and (c), or near the boundary with the saturation region in Fig.1.17 (c), is easily generated using bias replica bias technique. $V_B$ can be generated using a diode-connected transistor with a $I_B$ current and with dimensions $\left(W/\left(1+\sqrt{2}\right)^2L\right)$ , $\left(W/4L\right)$ , $\left(W/2L\right)$ in the case of Fig.1.17 (a) - (c), respectively, where in this case, $\left(W/L\right)$ corresponds to the size of $M_6$ - $M_7$ - $M_9$ - $M_{10}$ . The current mirror shown in Fig.1.17 (b) has the advantage over that of Fig.1.17 (a), that, when the input stage generates an increase of current, the $V_{DS6,7}$ voltage decreases and the excursion of the voltage at the gate of $M_6$ and $M_7$ is greater, resulting in increased current. The OTA in Fig.1.17 (b) has a higher slew rate and GBW than the OTA in Fig.1.17 (a). However, in the OTA of Fig.1.17 (a), when the gate voltage of $M_6$ and $M_7$ is pulled on, it does not force $M_1$ and $M_2$ out of saturation. Although the OTA in Fig.1.17 (c) has the best behavior in dynamic conditions, it is necessary to establish a comparison between OTAs at equal conditions in terms of quiescent current in the output branches. This is obtained with $\beta_{5,8} = \beta_{9,10} || \beta_{6,7}$ which reduces the maximum boost current. For all OTAs in Fig.1.17, the current yeld, defined as the percentage of power supply current that reaches the output, is close to the optimal value of 100%. The reason is that the high output current dynamics is generated directly in the output transistors, without internal replica. In conventional class A or class AB OTA with a unit ratio of the mirror output current, is 50% or less [17]. #### 1.8.5 Stability of the OTA Super Class-AB The general expression for the DC gain of the OTAs in Fig.1.17 is $$A_{dc} = 2gm_1gm_8 (r_{08} | | r_{04}) \setminus G_{in}, \tag{1.31}$$ where $G_{in}$ is the input conductance of the nonlinear current mirrors used. The 3dB cutting frequency is $$f_{-3dB} = \frac{1}{[2\pi(r_{08}||r_{04})C_L]} \tag{1.32}$$ with C<sub>L</sub> load capacitance (which includes the parasitic capacitances at the output node). $$GBW = \frac{gm_1gm_8}{\pi G_{in}C_L} \tag{1.33}$$ The poles introduced to the input nodes of nonlinear current mirrors are $$f_p = \frac{G_{in}}{2\pi C_p} \tag{1.34}$$ $C_P$ being the capacitance of these nodes (eg $C_P = C_{GS7} + C_{GS8}$ , in Fig.1.17b). Thus, the phase margin PM of the OTAs in Fig.1.17 is approximately given by $$PM \approx 90^{\circ} - arctg \frac{GBW}{f_p} \approx 90^{\circ} - arctg \left[ \frac{2gm_1gm_8}{G_{in}^2} \frac{C_p}{C_L} \right]$$ (1.35) This formula allows to estimate the minimum value for $G_{IN}$ that can be used for a given capacitive load (CL) in order to maintain stability. A low $G_{IN}$ increases output current, but also lowers stability margin. For small $V_{ID}$ , the current mirror outputs are linear and $G_{IN} = G_{M8}$ so that the above parameters are similar to those of a conventional current mirror OTA. However, for large $V_{ID}$ mirrors become nonlinear and $G_{IN}$ decreases, reducing the phase margin. #### 1.9 Ramirez-Angulo and Baswa [5] Fig.1. 18: (a) Basic diagram; (b) Implementation of WTA Fig.1.18(a) shows a basic diagram of the class AB input stage proposed by Baswa. In Fig.1.18(b) the WTA (Winner Take All) block is replaced by double floating battery, used to set the voltage at the common source node of the input differential amplifier. A Winner-Take- All (WTA) circuit generates the maximum value of the input voltages. Therefore, the voltage at the common source node is the maximum input voltage shifted by the constant voltage $V_B$ . Under quiescent conditions, input voltages are equal, so that the maximum value corresponds to the common mode input voltage. Thus $V_{GS1}=V_{GS2}=V_B$ , and quiescent currents are well controlled and determined by $V_B$ . If the input voltage $V_{INP}$ decreases so than it is lower that $V_{INN}$ , the common source node tracks the maximum input voltage, i.e., $V_{INN}$ , and not the common-mode voltage of the inputs. Therefore, the resulting $V_{GS2}$ is larger and therefore a larger transient current level is obtained. Fig.1.18(b) shows a very efficient implementation of the WTA circuit. The basic cell employed is again a FVF cell, thus benefiting from its large sourcing capability and low voltage operation. Two FVFs, formed by transistors $M_3$ - $M_5$ and $M_4$ - $M_6$ and two current sources, are employed to generate a very low impedance node at the common source of $M_1$ and $M_2$ . In this case, again $V_B = V_{GS3}$ and the quiescent current is $I_{BIAS}$ , assuming that transistors $M_1$ , $M_2$ , and $M_3$ , $M_4$ are matched. Under application of a large differential voltage, dynamic currents $I_1$ and $I_2$ are generated, where one of them may be significantly larger than $I_{BIAS}$ . Another advantage of the circuit in Fig.1.18(b) is that transistors are not driven in the cutoff region when an input signal is applied. #### 1.10 Ramirez-Angulo and Gonzalez-Carvajal [6] Fig.1. 19: class AB input differential stage: a) conceptual circuit; b) implementation The conceptual scheme of the structure proposed by Ramirez-Angulo et al. is shown in Fig. 1.19(a), and its implementation in Fig. 1.19(b). It operates also based on a gain enhanced (flipped) voltage follower formed by MCM and $M_3$ . This circuit generates a very low impedance node at the common source node of $M_1,M_2$ and MCM. A common mode signal detector (shown as a black box in Fig.1.19(b)) provides a signal VCM= $(V_1+V_2)/2$ at the gate of MCM. This signal represents the common mode component of the input voltages $V_1$ and $V_2$ . The most important characteristic of this circuit is that only one half of the differential input signal Vd appears as a signal across each of the input transistors ( $V_{GSM1}=VGSQ-Vd/2$ and $V_{GSM2}=VGSQ+Vd/2$ ). This results in lower supply voltage requirements $VGSQ+V_{DSsat3}+V_{dMAX/2}$ where $V_{DSsat3}=V_{DSsatQ}+V_{dMAX/2}$ . In case the linearity is of concern (for example for high resolution delta sigma converters and for implementation of linear transconductors) cutoff of $M_1$ and $M_2$ must be avoided. In this case the minimum quiescent gate-source voltage of the input devices ( $M_1$ , $M_2$ and $M_3$ ) equals the maximum expected signal $VSGS=V_{th}+V_{dMAX}$ . An advantage of the structure in Fig.1.19(b) is that the quiescent voltage required to keep both input transistors active over the whole input differential range is reduced to $VGSQ=V_{dMAX/2}+V_{Th}$ . This allows the use of lower bias currents. The implementation of the common mode signal detector of Fig.1.19(b) is shown in Fig.1.20. An even simpler implementation of the input common mode sensor uses two equal valued resistors RCM connected between both opamp input terminals and the gate of MCM. This resistive implementation can be used only for continuous-time applications. Fig.1. 20: Implementation of common mode sensing network #### 1.11 M. Yavari [25] In this section, a single-stage class AB and a three path operational amplifier is illustrated, using a folded-cascode amplifier (FCA) in the signal path and a flipped voltage follower cell to achieve operation in class AB. This structure entails greater bandwidth, unit gain, DC gain, and large slew rate, all with the same power consumption of the folded cascode amplifier. The structure greatly improves the performance both at high signal and small signal of the traditional FCA. Fig.1. 21: Traditional folded-cascode amplifier The folded-cascode amplifier (FCA) is tipically in low voltage applications either as a single stage or as the first stage of multistage amplifiers, as it achieves a high DC gain and a relatively large signal swing. Furthermore, the pMOS input pair is preferable to nMOS for its lower flicker noise, higher non-dominant pole, and lower common input mode voltage [26]. However, as shown in Fig.1.21, in order to obtain a symmetric behavior in the slewing phase, the biasing current used in the input transistors and the cascode must be the same. As a result, the $M_3$ and $M_4$ devices must support the sum of the two currents. Fig.1. 22: Proposed structure of a single stage class AB amplifier Fig.1.22 shows the amplifier being tested, the MOS $M_1$ - $M_{11}$ realizing the conventional FCA. The input transistors and nMOS of the current source are subdivided as $M_1$ , $M_{1a}$ , $M_2$ , $M_{2a}$ , $M_3$ , $M_{3a}$ , $M_4$ and $M_{4a}$ to achieve a dual path amplifier as in [27]. $M_{5a}$ and $M_{6a}$ are used to form high-swing cascode current mirrors for better matching. Another path is used to drive the gate of $M_9$ and $M_{10}$ , this is realized by high-swing current mirrors made up of $M_{3b}$ - $M_{10b}$ . A flipped voltage follower (FVF) comprising the $M_{11}$ - $M_{13}$ transistors [28] is used to construct operation in class AB for both input transistors and cascode transistors. $M_{3c}$ and $M_{4C}$ devices are used to control common mode output voltage. $V_{cmi}$ and $V_{cmfb}$ respectively denote the common mode input voltage of the amplifier and the control voltage of the common mode output of the circuit. In fact, the proposed amplifier is constructed as the combination of three different amplifiers: a folded cascode amplifier and two different current mirror amplifiers. Because of the class AB operation of the amplifier under test, a large slew rate independent of the biasing current can be obtained. If, for example, $V_{in}$ + is much larger than $V_{in}$ -, $M_1$ and $M_{1a}$ enter the cut-off region and the $M_{2a}$ drain current is increased by a large factor depending on the input step amplitude. This is because the source voltage of the input transistors is fixed by the FVF cell because the M<sub>12</sub> drain current is constant and during the slewing phase the gate-source voltage of the input transistors is changed depending on their gate voltage variation. Then, the $M_{4A}$ , $M_4$ , $M_{3b}$ , $M_{9b}$ , $M_9$ transistors turn off, while the $M_{3a}$ , $M_3$ , $M_{4b}$ , $M_{10b}$ , $M_{10}$ drain current is increased. On the other hand, as M<sub>4</sub> goes out, the M<sub>2</sub> drain voltage increases, turning M<sub>6</sub> off. Therefore, the load capacitor on the positive output is charged by $M_{10}$ and the load capacitor on the negative output is discharged by M<sub>3</sub>. Therefore, you have: $$SR^{+} = \frac{mnI_{D2a}}{C_L}, \qquad SR^{-} = \frac{kI_{D2a} + I_{D3c}}{C_L}$$ (1.36) where I<sub>D2a</sub> is the M<sub>2a</sub> drain current during the slew phase, and k, m and n are the aspect ratios of the current mirrors. Usually I<sub>D2a</sub>>>I<sub>D3c</sub>, mn = k is chosen for symmetric slew behavior. So the differential slew rate is given by: $$SR \cong \frac{2kI_{D2a}}{C_L} \tag{1.37}$$ Moreover, during the negative slew you get a similar improvement in the value of the slew rate. The DC gain and the unit gain bandwidth of the amplifier in question are, respectively, given by: $$A_{DC} = (gm_1 + kgm_{2a} + mngm_{1a})R_{out} = (1 + k + mn)gm_1R_{out}$$ (1.38) $$\omega_{1} \cong \frac{(gm_{1} + kgm_{2a} + mngm_{1a})}{c_{L}} = \frac{(1 + k + mn)}{c_{L}}gm_{1}$$ (1.39) The total polarization current of the amplifier proposed is as follows: $$I_{total} = 4I_a + I_{D12} + 2mI_a + 2mnI_a \cong (4 + 2m + 2mn)I_a$$ (1.40) It is assumed that the input transistors of the amplifier and conventional FCA have the same aspect ratio and therefore have the same input parasitic capacitiance and thus the same feedback factor in the closed loop configuration. With the same power consumption, the transconductance of their input transistors is given by: $$gm_1 = \sqrt{\frac{1}{2+m+mmn}}gm_{1,fc} \tag{1.41}$$ where gm<sub>1.fc</sub> is the transconductance of the input transistors in the conventional FCA. Thus, the unit gain bandwidth and the DC gain of the amplifier in question are: $$A_{DC} = A_{DC,fc} \frac{(1+k+mn)}{\sqrt{(2+m+mn)}} \frac{R_{out}}{R_{out,fc}}$$ $$A_{DC} = \omega_{t,fc} \frac{(1+k+mn)}{\sqrt{(2+m+mn)}}$$ (1.42) $$A_{DC} = \omega_{t,fc} \frac{(1+k+mn)}{\sqrt{(2+m+mn)}}$$ (1.43) However, the phase margin of the amplifier under exam is degraded compared to the FCA since it has more non-dominant poles introduced by the current mirrors. For high-speed applications, you must move the non-dominant poles at higher frequencies. This can be achieved by choosing ratios to get small currents. For example, considering m = 1, n = k = 2, both the DC gain and the unit gain bandwidth of the amplifier in question are improved by a factor $\sqrt{5}$ with respect to the conventional FCA. ### 1.12 J. Liang and D. A. Johns [29] The circuit shown in Fig.1.23 was conceived by authors for applications requiring the use of over-sampled ADCs (delta-sigma). Since the latter require relatively high resolution and small bandwidth, the amplifier must provide a high gain. Fig.1. 23: Class AB pseudo operational amplifier. To minimize power and noise, it was chosen to maximize the transconductance of the input of the operational amplifier. This can be achieved using class AB [30], [31] techniques combining the gm of complementary MOS devices. However, such circuits often require additional polarization networks such as level translators, or complicated networks for common mode control. To avoid this, a solution was chosen that fulfills most of the benefits of class AB project performance (see Fig.1.23). The topology consists of a folded-cascode amplifier where the input differential pair $(M_1 \backslash M_2)$ and the current generators $(M_3 \backslash M_4)$ are driven by the applied input signal. The topology makes it possible to combine the gm of both pairs of devices. By assigning more current to the differential pair than to the folded network, the improvement of gm is significant. To improve the slew rate of the amplifier, a current mirror network was added that is turned on to provide additional current. The network is controlled by devices connected to diode $M_{12}$ and $M_{13}$ , which only turn on when there is a large signal. An increase in slew rate reduces the duration of the settling time of the amplifier output. This can relax the opamp bandwidth requirements as it has more time for linear settling. ### 1.13 H. A. Aslanzadeh and S. Mehrmanesh [32] In this section, a new technique called "Slew Boost" is introduced to improve the large signal behavior in terms of settling time of the low voltage and low power class AB operating amplifier, more useful in switching capacitor circuits, in ADC pipeline converters and sigma delta modulators, etc. The opamp in question is an improved version of the high-speed and low-voltage class AB amplifier topology proposed by the authors in [33], where the pole introduced by the mirror of the previous architecture has been eliminated using the configuration described in Fig. 1.24. The input stage is replicated to provide two input-dependent signals for the two outputs of the amplifiers. The results in [33] show a fast settling for a small input step, but when applying a larger one, the settling time increases considerably. To drive a large capacitive load, the output stage transistors ( $M_{18}$ , $M_{19}$ , $M_{28}$ and $M_{29}$ ) are designed with a great aspect ratio, which imposes a large capacitive load seen from the previous stage. The overall slew rate is limited by the slew rate of the previous stage. To counteract the degradation of settling time due to a large signal [33], a new technique called "Slew Boost" is applied to improve the step response time of the amplifier. By employing the "Slew Boost" technique, there is an improvement of settling time in both the small signal phase and the large signal phase. The output transistors ( $M_{21}$ , $M_{22}$ , $M_{23}$ and $M_{24}$ ) are chosen in small size to improve the step response due to bandwidth limitation and expand the bandwidth of the opamp. Another stage called "Auxiliary" is made up of two large transistors that will be used by the opamp when it is necessary to increase the speed. In this technique, input signals are controlled. As long as the input signal remains small enough, no slew-boosting circuit is needed, so the auxiliary stage is off. When the input signal becomes large, the opamp should be able to operate the slew-boost circuit, the auxiliary stage consisting of large transistors added to the main amplifier. The part of step response limited by small signal bandwidth will be improved due to the smaller size of the output transistors and the large signal behavior with slew limitation will be greatly improved due to the large pilot added to the opamp. Since output transistors ( $M_{21}$ , $M_{22}$ , $M_{23}$ and $M_{24}$ ) are small, the previous stage has a lower load and the slew-rate of the latter will not limit the overall slew-rate of the opamp. Fig.1. 24: Class AB operational amplifier used in [33]. The common mode control circuit (CMFB) and the circuit to control the quiescent current are similar to those used in [33]. Fig.1. 25: Class AB operational amplifier that use "Slew Boost" technique Fig.1.25 shows the full circuit of the opamp in question. The auxiliary stage consists of two current comparators controlling the outputs of auxiliary transistors. The devices, $M_{29}$ , $M_{30}$ , $M_{31}$ and $M_{32}$ (said threshold current generators) are dimensioned n times larger than their corresponding transistors $M_{27}$ , $M_{28}$ , $M_{25}$ and $M_{26}$ (so-called current source comparators), so that when opamp is in its normal polarization or when a small signal is applied, they act as two different current sources connected in series, forcing a $V_{DD}$ voltage to the $T_{p+}$ and $T_{p-}$ nodes and a voltage equal to the negative node power supply to $T_{n+}$ and $T_{n-}$ . Therefore in this state, the transistors PMOS $M_{35}$ e $M_{36}$ e $M_{33}$ and the NMOS $M_{34}$ are both off, and the auxiliary stage is transparent to the main circuit excluding a small capacitive load. The $V_{01}$ + and $V_{02}$ + nodes "hear" a small capacitive load, and so can be high-speed nodes. Furthermore, the signal received at the $V_{0l}$ + e $V_{02}$ + nodes passes through a cascode configuration to be amplified. Since the cascode amplifier is a very suitable configuration for high-speed applications, this amplifier can be intrinsically fast [34]. When a large step is applied to the opamp, the devices for supplying an additional current will come into operation. By applying a positive voltage step between the nodes $V_{i+}$ and $V_{i-}$ and following the signal on the right side of the circuit, when the voltage of the $V_{i+}$ node increases, the one at the $V_{02}+,V_{01}+$ nodes decreases. When the input signal becomes small, the auxiliary block will be turned off. Intermediate auxiliary nodes $(T_p+, T_n+)$ , as needed may vary from $V_{eff}$ to $V_{dd}-V_{eff}$ and provide a large output current so that the slew rate is greatly improved. ### 1.14 M. Fan and J. Ren [35] The structure proposed in this section and illustrated in Fig.1.26 implements a new two-stage opamp type that works in class AB for both the input stage, for high gain, low power consumption and design simplicity respect to [36] and [37], and for the output stage to get a large dynamic range. With this structure, the gm transconductance of the two stages is doubled if compared to a "normal" configuration without class AB behavior with the same power consumption. The quiescent current can be small, and the one required for proper operation is dynamically increased [38], [39]. Fig.1. 26: Class AB operational amplifier. The polarization principle that is exploited to achieve class AB behavior can be better understood if we consider the structure of Fig.1.27. $V_{in1}$ and $V_{in2}$ are set differently to obtain small saturation voltages ( $V_{DS,sat}$ ) and to obtain a small quiescent current. Fig.1. 27: (a) Polarization principle of a Class AB, (b) Polarization of a class AB using switched capacitor technique. If $V_{in1}$ is in direct relation with $V_{in2}$ , for example, $V_{in1}=V_{in2}+V_L$ , where $V_L$ is the level shifter voltage, this voltage can be generated using a switching capacitor network with two not overlapping clocks $\phi_1$ and $\phi_2$ , shown In Fig.1.18 (b); The voltage value $V_L$ is the same for $C_{LS1}$ and $C_{LS2}$ : $$V_L = V_{bias2} - V_{bias1} \tag{1.44}$$ To reduce the effects of parasitic capacitiance on the PMOS transistor node in Fig.1.18 (b), large capacitance must be chosen. In this structure, the equivalent transconductance is given by: $$g_{in} = gm_1 + gm_2 (1.45)$$ If the $V_{GS}$ - $V_{th}$ of $M_1$ is equal to that of $M_2$ , the input transconductance is twice the same as the configuration of a class A amplifier that consumes the same current. Coming back to the structure of Fig.1.17, the CP, CS capacitors have such values as to minimize the effect of parasitic capacitor on the gates of $M_{4a}$ , $M_{4b}$ , $M_{1a}$ and $M_{1b}$ . By making overdrive voltages of $M_{4a}$ , $M_{4b}$ , $M_{1a}$ and $M_{1b}$ equal and the overdrive voltages of $M_{8a}$ , $M_{8b}$ , $M_{7a}$ , $M_{7b}$ equal, the input transconductance (gm<sub>input</sub>) becomes: $$gm_{input} = gm_1 + gm_4 = 2gm_1 (1.46)$$ The output transconduttance (gmoutput) becomes: $$gm_{output} = gm_8 + gm_7 = 2gm_8$$ (1.47) $gm_1$ , $gm_4$ , $gm_7$ , $gm_8$ , $gm_3$ , are the transconductances of $M_{1a}$ , $M_{4a}$ , $M_{7a}$ , $M_{8a}$ , $M_{3a}$ , respectively. In this way, the transconductance is doubled without any increase in current. Since there is a large ratio between the dynamic current and the quiescent current, when it is in class AB operation, the transconductance of the stage varies over a wide range. Therefore, the use of normal Miller compensation or Miller cascode compensation is not enough to keep the opamp stable. Miller cascode compensation was used to solve this problem, and this method [40] allowed a good frequency response. Compared to a traditional two-stage low voltage amplifier in which Miller cascode compensation is used, the architecture under consideration saves current tanks to the elimination of two cascode circuits [41]. In the following, poles and zeros of the amplifier in question are determinated. The dominant $P_1$ pole is given by: $$p_1 = -\frac{1}{r_{01}r_{02}gm_2gm_8r_{08}(c_m + c_c)}$$ (1.48) where $r_{01}$ , $r_{02}$ , $r_{08}$ , are the resistances of $M_{1a}$ , $M_{2a}$ , $M_{8a}$ , respectively. The site of the first non dominant pole $P_2$ is: $$p_2 = -\frac{gm_8}{(c_\pi + c_L) + \left(1 + \frac{c_{g8}}{c_c}\right)} \left(\frac{c_m + c_c}{c_c}\right) \tag{1.49}$$ $C_{gs}$ represents the total parasitic capacitance of the gate of transistor $M_{8a}$ , which is the same as the transistor $M_{8b}$ . $C_m$ and $C_c$ are Miller's capacitance, $C_L$ is the load capacitance. The second non-dominant pole $P_3$ is: $$p_2 = -gm_3 \left(\frac{C_m + C_L}{C_L}\right) \tag{1.50}$$ The unit gain frequency, which is equal to the gain bandwidth product (GBW), should be fixed at $1/3 P_2$ to have a good phase margin [38] so that: $$GBW = \frac{2gm_1}{C_m + C_c} = \frac{1}{3}P_2 \tag{1.51}$$ An additional zero is at a frequency: $$Z = -\left(\frac{gm_3}{c_m} + \frac{gm_3}{c_c}\right) \tag{1.52}$$ The minimum damping of the system is given by: $$\xi_{min} \cong \sqrt{\frac{c_M}{c_M + c_c}} \tag{1.53}$$ From expression (1.53), the damping of the poles is always greater than 0.7 when the value of $C_m$ is greater than that of $C_c$ , which means that the peak will never occur [40]. Another important aspect to consider is the common mode feedback of the opamp under consideration. As the two-stage common mode output modes of the proposed operational amplifier are set independently, two independent common mode feedback loops (CMFBs) are needed to determine common mode voltages for the first and second stage outputs. The CMFB circuit adopted consists of a symmetric switching capacitor network [42], which has several benefits, such as faster settling time, low charge and dispersion error, than the simple and traditional switched capacitors network [41]. In the second stage, the output common mode voltage is used to control two additional common source amplifiers $M_{9a}$ , $M_{10a}$ e $M_{9b}$ , $M_{10b}$ , which drive output nodes to maintain stable common mode voltage. There are usually two ways to control the common output voltage [37], [41], which are shown in Fig.1.28. Fig.1. 28: Two ways to realize the CMFB of the class AB output stage. In the way shown in Fig.1.28(a), the transconductance of $M_7$ is greater than that of $M_8$ with the same $V_{DSsat}$ because the current in $M_{fb}$ has to pass through $M_7$ . However, in the circuit of Fig.1.28(b), the current through the feedback transistor $M_{10}$ is generated primarily by the transistor $M_9$ which is biased with an appropriate voltage $V_{bc}$ . In order to have good stability and fast feedback operation, the common source add-on for the second CMFB stage should consume at least one fifth of the current through the second stage. Even if it turns out to be a great amount, to get great bandwidth and high speed, it's worth it. # Chapter 2 Analysis and comparison of class AB current mirror OTAs From the study carried out in the previous chapter, we have seen several ways to implement a class AB OTA. Of all the topologies seen in Chapter 1, I want to narrow the field of action to single stage fully-differential OTAs of symmetric type, as they are suitable for operation at low supply voltages and with low power consumption. It provides a simpler way to cope with variable currents, and are therefore composed of a differential transconductor whose output currents are not limited and are mirrored to the output branches. As seen in Chapter 1, Castello in [1] proposed a transconductor topology based on four transistors with cross-coupled source terminals, but most of the topologies in the literature are based on a differential pair with an adaptive bias current that is a function of the input differential signal [2]-[3], or on a pair of transistors whose source terminals are fed with a copy of the input signal with a polarity opposed to the one on the gate [4]-[5]. In order to compare the class AB OTA topologies, I need figures of merit (FOMs) and in literature I have found defined the "FOMs". Harjani et al. in [6] and Pennisi et al. in [7] have proposed some figures of merit to compare these topologies in the case of a single-ended output OTA. Centurelli et al. in [8] have extended the FOMs to the case of differential output. In this Chapter I analytically compare class AB single stage OTAs using the FOMs which take into account small signal parameters and large signal parameters. From the choice criterion stated at the beginning and from what has been seen in Chapter 1, four ways have emerged to obtain a single-stage amplifier that operates completely in class AB, which is fully-differential and of symmetrical type, and which is suitable to function at low supply voltages and with low supply power consumption. Therefore, four class AB Current Mirror OTAs will be analytically compared in terms, of power consumption, speed, bandwidth and CMRR. ### 2.1 Fully differential symmetrical OTAs Fig.2. 1: General model of a fully differential symmetrical OTA The simplest way to realize a fully differential symmetrical OTA is represented in Fig.2.1. In the fully differential implementation, the current sources I<sub>B1</sub> and I<sub>B2</sub> can be controlled by a common-mode feedback (CMFB) loop Fig.2.2, or can be obtained by a suitable mirroring of signal currents, as shown in Fig.2.3. Fig.2. 2: fully differential class A symmetrical OTA In a single-ended implementation, IB1 and IB2 can be substituted by a current mirror to provide a single output. In the single stage OTAs the class of work A or AB is established by the manner to realize the input transconductor and in particular its tail current source. If I choose the use of the differential pair as input transconductor, as shown in Fig.2.1,Fig.2.2 and Fig.2.3, I can decide to make the tail current source as fixed or variable. If I decide that the tail current source has to provide a fixed current, it means that the OTA works in class A, otherwise in class-AB if I decide to make the tail current source variable. Fig.2. 3: Enhanced fully differential symmetrical OTA ### 2.1.1 Symmetrical class A OTA As seen in the previous section, the choice of how to make the tail current source determines the work's class of the differential transconductor. Then, if in Fig.2.2, Fig.2.3 the bias current $I_{TAIL}$ is constant I have two possible way to realize a fully differential class-A OTA. I assumed that $I_{TAIL}$ value is equal to $I_B$ . The static current that flows in the input branches is: $$I_1 = I_2 = \frac{I_B}{2},\tag{2.1}$$ while the static current that flows in the output branches is: $$I_{Qout} = N\frac{I_B}{2} + N\frac{I_B}{2} = NI_B$$ (2.2) The total current that flows in the OTA will be given by the sum of all current contributions due to each branch. From the scheme in Fig.2.2, the total current is given by: $$I_{Qtot} = I_1 + I_2 + I_{LOAD1} + I_{LOAD2} = \frac{I_B}{2} + \frac{I_B}{2} + N\frac{I_B}{2} + N\frac{I_B}{2} = I_B + NI_B = (1+N)I_B$$ (2.3) From the scheme in Fig.2.3, I have two additional branches and then the quiescent total current of the OTA is given by: $$I_{Qtot} = 2I_1 + 2I_2 + I_{LOAD1} + I_{LOAD2} = 2\frac{I_B}{2} + 2\frac{I_B}{2} + N\frac{I_B}{2} + N\frac{I_B}{2} =$$ $$= 2I_B + NI_B = (2 + N)I_B$$ (2.4) where I assumed that the mirrors' gain for the additional branches is equal to $\alpha=1$ . The peak output differential current, for the circuit of Fig.2.2, is: $$I_{loadMAX} = N \frac{I_{TAIL}}{2} = N \frac{I_B}{2} \tag{2.5}$$ The peak output differential current, for the circuit of Fig.2.3, is: $$I_{loadMAX} = 2N \frac{I_{TAIL}}{2} = NI_B \tag{2.6}$$ The OTA in the fully differential implementation needs a CMFB circuit to fix the output common-mode voltage and then I suppose that the static quiescent currente in the CMFB circuit is equal to $\gamma I_B$ for normalization reasons. In virtue of these considerations, in the calculations of the total current ( $I_{Qtot}$ ) I must take into account the latter contribution due to the CMFB circuit. The equations (2.3) and (2.4) become respectively: $$I_{Qtot} = I_1 + I_2 + I_{LOAD1} + I_{LOAD2} + I_{CMFB} = I_B + NI_B + \gamma I_B = (1 + N + \gamma)I_B$$ (2.7) $$I_{Qtot} = 2I_1 + 2I_2 + I_{LOAD1} + I_{LOAD2} + I_{CMFB} = 2I_B + NI_B + \gamma I_B = (2 + N + \gamma)I_B$$ (2.8) ### 2.1.2 Symmetrical class AB OTA As for the class A OTA in the previous section, the differential transconductor can be thought in its simplest form as a differential pair (Fig.2.1-2.3) but in this case the tail current source is function of the input signal. In this manner I have a class AB architecture that presents a low static current, that however has to be compatible with the required small-signal ac performance, that is mirrored N times larger in the output branches. When a large differential input signal is applied, an output current much larger than the quiescent current of the output branches is provided to the load, thus allowing fast transients. For a class AB OTA, the formulas (2.1) and (2.2) defined in the previous section continue to be valid. For a class AB OTA there is additional static current in the circuit used for adaptive biasing of the input transconductor: I define this current as $\beta I_{TAIL}$ . I must take into account the latter contribution due to the adaptive polarization circuit. The equations (2.7) and (2.8) become respectively: $$I_{Qtot} = I_1 + I_2 + I_{LOAD1} + I_{LOAD2} + I_{CMFB} = I_B + NI_B + \gamma I_B = (1 + N + \gamma + \beta)I_B$$ (2.9) $$I_{Otot} = 2I_1 + 2I_2 + I_{LOAD1} + I_{LOAD2} + I_{CMFB} = 2I_B + NI_B + \gamma I_B = (2 + N + \gamma + \beta)I_B(2.10)$$ The peak output differential current for a class AB OTA is not limited as the its counterpart in class A. I can write, that: $$I_{loadMAX\_AB} > I_{loadMAX\_A} \tag{2.11}$$ Suitable (FOMs) for a class AB OTA therefore have to take into account the ratio between peak and quiescent current, that relates transient response and power consumption, the small signal bandwidth and dc gain. The fraction of total current that flows in the output stage is also of interest to allow a comparison of total power consumption. In case of fully differential OTAs, common-mode gain or common-mode rejection ratio (CMRR) are further parameters that have to be taken into account, still more in a class AB implementation where differential to common-mode conversion is likely to happen. ### 2.2 Figures of merit (FOMs) In this section the FOMs for class A-AB symmetrical OTAs in the fully differential case are presented. On the basis of these FOMs, I will compare the selected topologies. The FOMs are nothing more than metrics that allow to objectively measure the performance of different topologies of OTA. Then, the metrics represent the tools necessary for the objective application to the performance verification. The specific ways of using each metric are determined from time to time depending on the type of performance that I want to evaluate. In the following, general FOMs will be defined such as efficiency factors ( $F_C$ ) and slew rate factor ( $F_R$ ) and subsequently I will define the related quality factors ( $F_C$ ) where these FOMs are compared to the ones of a class A case. The FOMs are more generic and they can be applied to all topologies while the quality factors are related to particular types of structures . In particular to use quality factors will be established a reference topology, for example of a symmetrical class-A OTA in its simplest form. Then, below I will introduce the FOMs and related quality factors and for both I will consider the topology shows in Fig.2.3. ### 2.2.1 Quiescent current efficiency factor (F<sub>C</sub>) To compare different class AB Current Mirror OTAs in terms of power consumption, I need a figure of merit that will consider the fraction of the total quiescent current supplied by the power supply delivered to the output branch $I_{Qout}$ , and the total quiescent current provided by the power supply $I_{Ototal}$ . Then I define the quiescent current efficiency factor ( $F_C$ ) as: $$F_{C} = I_{Qout} / I_{Qtotal}$$ (2.12) It is apparent that the higher the value of $F_C$ , the better is the performance of the circuit, since for a given quiescent current $I_{Qout}$ , a circuit with higher $F_C$ requires lower $I_{Qtotal}$ . Also for a class A Current Mirror OTA, the quiescent current efficiency factor, $F_{C,A}$ is defined, which is always higher than in a generic class AB current mirror OTA. Taking into account that $I_{Qout}$ (2.2) and $I_{Qtotal}$ (2.8) have been calculated in section 2.1.1, I can write: $$F_{C,A} = \frac{N}{(2+N+\alpha+\gamma)} \tag{2.13}$$ whereas for the case where $I_{B1}$ and $I_{B2}$ are constant currents controlled by the CMFB, in the scheme of Fig.2.3 I would have $\alpha$ =0 (where $\alpha$ is the static current in the CMFB circuit). In this case $F_C$ is given by: $$F_{C,A} = \frac{N}{(1+N+\gamma)} \tag{2.14}$$ ### 2.2.2 Slew Rate Factor The purpose of using OTAs in class AB is to provide much current when it is needed and much less in quiescent condition. Slew Rate Factor $(F_{SR})$ is a parameter related to the ability of class AB stages to cope with large input signals, and is given by the ratio $$FSR = I_{loadMAX} / I_{Qout}$$ (2.15) between the peak current on the load and the quiescent current of the output branches. For a class A symmetrical OTA, the quiescent current in the output branches is NITAIL, where ITAIL is the tail current of the input differential pair, N is the current mirrors gain, and the peak output differential current is NITAIL/2 if IB1 and IB2 are constant, or NITAIL if they are signal dependent as for example in Fig. 2.3. We consider just this latter case in the following, since it reflects what is usually done in the class AB case, so we can write for the class A fully differential OTA: $$F_{SR,A} = 1 \tag{2.16}$$ ### 2.2.3 Quiescent power quality factor (Q<sub>C</sub>) To compare class AB Current Mirror OTAs in terms of the quiescent current efficiency, which also allows to compare the topology with the more simple class A OTA having the same transistor aspect ratios and equal $I_{Qout}$ , we define the quality factor, $Q_C$ , as the ratio between $F_C$ and $F_{C,A}$ . From (2.12) and (2.13), we get $$Q_{C} = \frac{F_{C}}{F_{C,A}} = \frac{(2+N+\gamma)I_{TAIL}}{I_{Qtotal}}.$$ (2.17) $Q_C$ is always less than unity since class AB topologies are supplied by a total current greater than that of the class A counterpart. ### 2.2.4 Quality Factor for Slew Rate The quality factor for the slew rate ( $Q_{SR}$ ) is given by the ratio of $F_{SR}$ that refer to a class AB (2.15) and the $F_{SR}$ that refer to a class A (2.16). $$QSR = FSR / FSR, A = FSR.$$ (2.18) ### 2.2.5 Bandwidth quality factor (O<sub>BW</sub>) Since dynamic performance of a class AB OTA is affected by both slew rate and small signal behavior, [7] introduces a further quality factor as the ratio between the bandwidth of the OTA and that of its class A counterpart, for the same dc gain. $$Q_{BW} = BWAB/BWA. \qquad (2.19)$$ ### 2.2.6 Common mode quality factor $(Q_{CM})$ In a fully differential implementation, a further parameter to be taken into account is the common mode gain, both in the light of differential to common-mode conversion, and for the fact that a feedback that is negative for the differential mode could be positive for the common mode (it is the case of the symmetrical OTA, if a further inverting stage is not used). Common-mode quality factor is defined as the ratio of the common mode gain of the class AB and class A OTAs, or equivalently as the ratio of their CMRRs, since we are assuming the same differential gain: $$QCM = AcmAB / AcmA = CMRRAB / CMRRA.$$ (2.20) It has to be noted that the common mode gain of the fully differential OTA is affected by the CMFB, that reduces its value improving the CMRR; however, for simplicity we will use the open loop (i.e. without CMFB) common mode gain to define the FOM. ### 2.3 Comparison of selected class AB topologies In this Section, we analyze some class AB fully differential OTAs presented in Chapter 1, with a particular focus on topologies that have been implemented in recent years in low voltage short channel technologies. The topologies we consider are representative of a wide class of class AB current mirror OTAs: in particular, we consider the topology by Peluso [4] where flipped voltage followers (FVFs) are used to apply the signal also to the source of the input transistors, the topology by Ramirez-Angulo [9] that exploits a FVF to achieve adaptive biasing of the differential pair, and the topology by Baswa [10] that achieves adaptive biasing through a winner-take-all (WTA) circuit. We take also into account the topology presented by Castello in [1], since it presents interesting properties for fully differential applications. In all cases, FVF current mirrors are used in branches with three or more stacked devices, to allow low voltage operation and maximize dynamic range, and current reuse techniques with floating current generators are exploited to minimize power consumption. Current sources I<sub>B1</sub> and I<sub>B2</sub> are made signal dependent, by using additional current mirror branches as in Fig. 2.3, or by exploiting features in the adaptive biasing techniques. ### 2.3.1 A. Castello et al. class AB topology [1] Fig.2. 4: Fully differential class AB OTA based on topology by Castello The class AB input stage introduced by Castello et al. in [1] is based on four transistors with crosscoupled source terminals. Input level shifters are needed to drive the transistors, and they can be implemented as shown in Fig. 2.4 or by switched-capacitor structures, for applications where this is suitable. The four drain currents are mirrored to the output branches, thus easily making current sources $I_{B1}$ and $I_{B2}$ of Fig.2.1 signal dependent. This doubles the differential gain and improves CMRR, but a CMFB (not shown in Fig.2.4) is still required to set the correct output common mode voltage. FVF current mirrors are mandatory in low-voltage applications due to the four stacked devices in the input branches. The quiescent current of the cross-coupled devices is calculated in appendix (A.2) and so I can write: $$I_O = k_{eff} (V_{GN} - V_{GP} - V_{Tn} + V_{Tp})^2 (2.21)$$ where V<sub>GN</sub> and V<sub>GP</sub> are the dc voltages on the gates of MN and MP respectively, and $$k_{eff} = \left(\frac{\sqrt{k_n k_p}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2 \tag{2.22}$$ To calculate $F_C$ I need to know the quiescent current flowing in the output branches and the total quiescent current flowing into the OTA as seen in section 2.2.1. With reference to Fig.2.4 I can write: $$I_{OOUT} = 2N(I_B + I_x) \tag{2.23}$$ $$I_{OTOT} = 2N(I_B + I_x) + 2I_B + 2I_x + 2\beta I_B + 2\gamma I_B$$ (2.24) where the current of the input level shifters has been expressed as $2\beta IB$ ( $\beta$ =2 in Fig.2.4) and the current contribution of the CMFB has been expressed as $2\gamma IB$ . By assuming for simplicity that $I_Q$ and $I_x$ are chosen equal to $I_B$ , the quiescent current efficiency factor can be calculated using (2.12) as seen in section 2.2.1. Then I can write: $$F_C = \frac{2N}{2N + 2 + \beta + \gamma} \tag{2.25}$$ When the circuit is unbalanced, two of the cross-coupled devices are off, and the other two draw a current which depends on the square of the input differential voltage V<sub>id</sub>: $$I_1 = k_{eff} (V_{id} + V_{GN} - V_{GP} - V_{Tn} + V_{Tp})^2. (2.26)$$ The maximum current is limited by the maximum input voltage: the level shifters limit the input dynamic range, and assuming an input common mode level of VDD/2, from the calculations carried out in the appendix (A.3), I get $$F_{SR} = \frac{k_{eff} \left( V_{DD} + \sqrt{\frac{I_B}{k_{eff}}} - V_{LS} \right)^2}{4I_B}$$ $$(2.27)$$ where $$V_{LS} = (V_{GN} - V_{GP})/2 (2.28)$$ is the voltage shift imposed by the input level shifter. The quality factor for slew rate defined by (2.18), for the previous choices, is equal to the slew rate factor $(F_{SR})$ . A small signal analysis of the circuit in Fig.2.4 shows that, for the same bias current of the input stage and the same mirroring factor N, the differential gain is the same as the one of the class A OTA in Fig.2.4 if $$g_{meff} = \frac{g_{mn}g_{mp}}{g_{mn} + g_{mp}} \tag{2.29}$$ is equal to g<sub>m1</sub>. The FOM defined by (2.19), that is the ratio of the unity-gain bandwidths of this stage and of a class A stage, is therefore $$Q_{BW} = 1$$ . (2.30) It has to be noted that the input level shifter adds a pole to the transfer function, that could lower the phase margin of the OTA. The Common Mode Rejection Ratio (CMRR) calculated in appendix (A.3) is equal to: $$\frac{g_{m3}g_{m7}+g_{m5}g_{m6}}{g_{m3}g_{m7}-g_{m5}g_{m6}}\frac{1}{1/A_{0n}-1/A_{0p}}$$ (2.31) where $A_{0n}$ and $A_{0p}$ are $gm_N r_{oN}$ and $gm_{PA} r_{oPA}$ respectively. ### 2.3.2 B. Peluso et al. class AB topology [4] Fig.2. 5: Fully differential class AB OTA based on the topology by Peluso The class AB topology by Peluso et al. presented in [4] exploits level shifters to apply signals to the sources of the input devices with opposite polarity with respect to that applied to the gates. This arrangement and the use of FVFs allow to provide large currents to the load when the circuit is unbalanced, achieving class AB behavior. To calculate $F_C$ , defined by (2.12), I need to know the quiescent current flowing in the output branches and the total quiescent current flowing into the OTA. $$I_{OOUT} = 2N(I_B + I_x) \tag{2.32}$$ $$I_{QTOT} = 2N(I_B + I_x) + 2I_B + 2I_x + 2\gamma I_B$$ (2.33) As in previous section, the current contribution of the CMFB has been expressed as $2\gamma I_B$ for normalization reasons. The topology is shown in Fig.2.5 and I assume that $M_1$ and $M_2$ have the same dimensions, so that in the limit that channel length modulation is negligible the quiescent current of the input devices is set to IB. As in previous section, I assume for simplicity that $I_x$ is chosen equal to $I_B$ , and so quiescent current efficiency factor can be calculated using the (2.12) as seen in section 2.2.1. Then I can write: $$F_C = \frac{2N}{2N + 2 + \gamma} \tag{2.34}$$ When the circuit is unbalanced, for example by setting Vid >> 0, M1A is turned off and M1 draws a current $$I_1 = k_1 (V_{id} + \sqrt{I_B/k_2})^2. (2.35)$$ By assuming an input common mode level of VDD/2, the maximum differential input signal is equal to VDD, and from the calculations carried out in the appendix (A.6), I get $$F_{SR} = \frac{k_1 (V_{DD} + \sqrt{I_B/k_2})^2}{4I_B}.$$ (2.36) A small signal analysis of the circuit carried out in appendix (A.6) shows that, for the same bias current of the input stage and the same mirroring factor N, the differential gain is twice that of the class A OTA in Fig. 2.3 since the input devices see twice the input signal. In this case therefore I have $$Q_{BW} = 2 \tag{2.37}$$ The Common Mode Rejection Ratio (CMRR) calculated in appendix (A.6) is equal to: $$\frac{\mu_1}{2} \frac{r_{03}}{r_{01}} \left( 1 + \frac{g_{m3}}{g_{m5}} \right) \tag{2.38}$$ where $\mu_1$ is equal to gm·r<sub>o</sub>. ### 2.3.3 C. Ramirez-Angulo et al. class AB topology [9] Fig.2. 6: Fully differential class AB OTA based on the topology by Ramirez-Angulo and (b) a possible implementation of the input common mode voltage detector The class-AB input stage proposed by Ramirez-Angulo et al. in [9] exploits a flipped voltage follower driven by the input common-mode signal to provide adaptive biasing of a differential pair, as shown in Fig.2.6a. A common-mode detector is needed, and a possible implementation is shown in Fig.2.6b. Transistors $M_6$ and $M_{6A}$ and current mirrors $M_7$ - $M_8$ and $M_{7A}$ - $M_{8A}$ are needed to make currents $I_{B1}$ and $I_{B2}$ in Fig.2.1 dependent on the input signal, as in Fig.2.3. We assume that $M_1$ and $M_2$ have the same dimensions, so that in the limit that channel length modulation is negligible, the quiescent current of the input devices is set to I<sub>B</sub>. To calculate $F_C$ I need to know the quiescent current flowing in the output branches and the total quiescent current flowing into the OTA as seen in section 2.2.1. With reference to Fig.2.6 I can write: $$I_{OOUT} = 2N(I_B + I_{\chi}) \tag{2.39}$$ $$I_{OTOT} = 2N(I_B + I_x) + 2(I_B + I_x) + 2I_x + 2I_B + I_B + 2\beta I_B + 2\gamma I_B$$ (2.40) By (2.12), the quiescent current efficiency can therefore be calculated as $$F_C = \frac{4N}{4N + 9 + 2\beta + 2\gamma} \tag{2.41}$$ where the current of the common-mode detector CMDET has been expressed as $2\beta I_B$ ( $\beta$ =1 for the circuit in Fig.2.6b) and the current contribution of the CMFB has been expressed as $2\gamma I_B$ . When the circuit is unbalanced, for example by setting Vid >> 0, $M_{1A}$ is turned off and $M_1$ draws a current $$I_1 = k_1 \left(\frac{V_{id}}{2} + \sqrt{I_B/k_2}\right)^2. \tag{2.42}$$ By assuming an input common mode level of $V_{DD}/2$ , the maximum differential input signal is equal to $V_{DD}$ , and from the calculations carried out in the appendix (A.4), I get $$F_{SR} = \frac{k_1 (\frac{V_{id}}{2} + \sqrt{I_B/k_2})^2}{4I_B}.$$ (2.43) The small signal analysis of the circuit in Fig.2.6 shows that the circuit presents the same gain and bandwidth than its class A counterpart, since the source node of $M_1$ and $M_{1A}$ is grounded for differential signals. The FOM defined by (2.19), that is the ratio of the unity-gain bandwidths of this stage and of a class A stage, is therefore $$Q_{BW} = 1$$ . (2.44) The Common Mode Rejection Ratio (CMRR) calculated in appendix (A.4) is equal to: $$\frac{g_{m7}g_{m9}+g_{m6}g_{m8}}{2}\frac{\mu_2\mu_3}{2}$$ (2.45) $g_{m7}g_{m9}-g_{m6}g_{m8}$ 2 where $\mu_2$ and $\mu_3$ are gm·r<sub>o</sub>. # 2.3.4 D. Baswa et al. class AB topology [10] Note: The state of s Fig.2. 7: Fully differential class AB OTA based on the topology by Baswa. The class AB input stage exploits a winner-take-all (WTA) approach to set the adaptive biasing of the differential pair; the WTA circuitry is composed by two FVFs driven by the input signals, with their output nodes shorted together, as shown in Fig.2.7. The circuit is similar to that in Fig.2.5, but the sources of $M_1$ and $M_{1A}$ are shorted together, and the FVFs driven by the input signals cannot be used to make currents $I_{B1}$ and $I_{B2}$ of Fig.2.1 dependent on the input signal, so that the approach of Fig.2.3 is needed. Under the same hypotheses used to analyze the topology by Peluso, the output quiescent current $(I_{OOUT})$ and the total quiescent current $(I_{OTOT})$ can be calculated as $$I_{OOUT} = 2N(I_B + I_{\chi}) \tag{2.46}$$ $$I_{OTOT} = 2N(I_B + I_x) + 2(I_B + I_x) + 2I_x + 2I_B + 2\beta I_B + 2\gamma I_B$$ (2.47) By (2.12), the quiescent current efficiency can therefore be calculated as $$F_C = \frac{2N}{2N+4+\beta+\gamma} \tag{2.48}$$ where the current contribution of the CMFB has been expressed as 2γIB. When the circuit is unbalanced, for example by setting Vid >> 0, the current in $M_{1A}$ is set to IB (equal to that in $M_{2A}$ ) whereas $M_1$ draws a current $$I_1 = k_1 (V_{id} + \sqrt{I_B/k_2})^2. (2.49)$$ By assuming an input common mode level of $V_{DD}/2$ , the maximum differential input signal is equal to $V_{DD}$ , and from the calculations carried out in the appendix (A.5), I can calculate $$F_{SR} = \frac{k_1 \left( V_{DD} + \sqrt{\frac{I_B}{k_2}} \right) - I_B}{4I_B}.$$ (2.50) The small signal analysis of the circuit of Fig.2.7 shows that the circuit presents the same gain and bandwidth than its class A counterpart, since the source node of $M_1$ and $M_{1A}$ is grounded for differential signals. The FOM defined by (2.19), that is the ratio of the unity-gain bandwidths of this stage and of a class A stage, is therefore $Q_{BW} = 1$ . The Common Mode Rejection Ratio (CMRR) calculated in appendix (A.5) is equal to: $$\frac{g_{m7}g_{m9}+g_{m6}g_{m8}}{g_{m7}g_{m9}-g_{m6}g_{m8}}\frac{\mu_2\mu_3}{2} \tag{2.45}$$ where $\mu_2$ and $\mu_3$ are gm·r<sub>o</sub>. ### 2.4 Comparison of selected topologies | | Table 2.1 | | | | | | | | |-------------|------------------------------------------------------------|---------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------|--|--|--|--| | | Comparison of class AB fully differential symmetrical OTAs | | | | | | | | | Topology | F <sub>C</sub> | $\mathbf{F}_{\mathrm{C}}$ $\mathbf{Q}_{\mathrm{SR}}$ $\mathbf{Q}_{\mathrm{BW}}$ | | | | | | | | Castello[1] | 2N | $\frac{1}{4} \left( 1 + \frac{V_{DD} - V_{LS}}{2V_{out}} \right)^2$ | 1 | $g_{m3}g_{m7} + g_{m5}g_{m6}$ 1 | | | | | | 1985 | $2N + 2 + \beta + \gamma$ | $\frac{1}{4}\left(1+\frac{1}{2V_{ov1}}\right)$ | | $g_{m3}g_{m7} - g_{m5}g_{m6} \frac{1}{A_{0n} - 1}A_{0p}$ | | | | | | | $\beta = 2$ | | | | | | | | | Peluso[4] | 2N | $1_{(1)} V_{DD}^2$ | 2 | $\frac{A_{01}}{2} \frac{r_{03}}{r_{01}} \left( 1 + \frac{g_{m3}}{g_{m5}} \right)$ | | | | | | 1997 | $2N + 2 + \gamma$ | $\frac{1}{4} \left( 1 + \frac{V_{\rm DD}}{V_{\rm ov1}} \right)^2$ | | $2 r_{o1} (1 g_{m5})$ | | | | | | Ramirez- | 2N | $\frac{1}{4} \left( 1 + \frac{V_{DD}}{2V} \right)^2$ | 1 | $g_{m7}g_{m9} + g_{m6}g_{m8} A_{02}A_{03}$ | | | | | | Angulo[9] | $2N + 4.5 + \beta + \gamma$ | $\frac{1}{4}\left(1+\frac{1}{2V_{ov1}}\right)$ | | $g_{m7}g_{m9} - g_{m6}g_{m8} $ 2 | | | | | | 2001 | $\beta = 1$ | | | | | | | | | Baswa[10] | 2N | $\frac{1}{4}\left[\left(1+\frac{V_{DD}}{2V_{DD}}\right)^{2}-1\right]$ | 1 | $g_{m7}g_{m9} + g_{m6}g_{m8}A_{02}A_{03}$ | | | | | | 2006 | $2N + 4 + \beta + \gamma$ | $\frac{1}{4}\left[\left(1+\frac{1}{2V_{\text{ov}1}}\right)^{-1}\right]$ | | $g_{m7}g_{m9} - g_{m6}g_{m8} $ 2 | | | | | Table.2.1 synthesizes the results for the class AB topologies we have considered. The quiescent current efficiency (2.12) and the CMRR are reported instead of the respective quality factors for ease of comparison. Vov1 is the quiescent overdrive voltage of M<sub>1</sub>, The values reported for the CMRR are the dc values without CMFB, and we have considered $$\mu = gmr_0$$ (2.45) for the intrinsic gain of the devices. The table shows that the topology by Peluso presents the best quiescent current quality factor and quality factor for slew rate, but the worst CMRR, since it cannot become infinite by suitable sizing of the devices. The best CMRR is provided by the topology by Castello, whose main drawbacks are the need for the input level shifter, that limits the input dynamic range, increases quiescent current consumption, and degrades the phase margin, and the four stacked devices in the input branch, that limit the minimum supply voltage. # Chapter 3 # Improvement of the CMRR of the ## topology by Peluso In Chapter 2 I compared four topologies of class AB fully differential OTAs from the point of view of the consumption, slew rate, bandwidth, and common mode rejection ratio (CMRR). The topology proposed by Peluso [1] shows the best differential-mode performance among symmetrical OTA topologies, providing the highest efficiency and doubled small-signal unity-gain frequency. This is achieved by applying the same signal with opposite polarity to the gates and the sources of the input transistors through source followers. However non idealities of such source followers make the common-mode behavior of this topology very poor. Common-mode gain is high, thus requiring a high-gain power consuming CMFB amplifier to enhance the CMRR. Moreover, it has to be noted that a fully differential amplifier closed in a (negative) feedback loop could result in positive feedback for the common-mode, thus a common-mode gain larger than 1 would make it unusable. If I could improve the CMRR of Peluso's topology and at the same time keep the other performance unchanged, I would have a very good topology by all points of view and a broad range of applications. In this chapter I will explain why the common mode gain of Peluso topology is particularly high and I will propose some solutions to increase the CMRR of Peluso's topology with a slight increase in consumption. The proposed solutions, in the following paragraphs, will be explained analytically and later on the results obtained will be reported from their implementation in "Virtuoso CADENCE", which is a CAD tool for the simulation of microelectronic circuits. The technology used for amplifier design is provided by STMicroelettronics with 40nm production process. This short channel technology is designed for digital applications because it has some advantages: primarily, the triode region MOSFETs lets the current flow better because they have a smaller resistance. Secondly, they have smaller Gate capacitance. These two factors contribute to reducing the switch-on and switch-off times of the transistors themselves, and in addition allow for higher switching speeds because the cutting frequency increases. A third reason is to have greater computing power for the same occupied area. However, with the reduction of the dimensions I have a reduction of oxide thickness and the voltage that can be applied to the gate must be reduced to avoid gate oxide breakdown. In analog design, at low power supply voltages, the threshold voltage has to be reduced so that multiple stacked devices can operate properly, moreover, a low threshold allows to have more dynamic. With reduced threshold voltages, the transistor cannot turn off completely, forming a layer with a weak reverse voltage that generates a subthreshold current that dissipates power. In digital design having a too low threshold involves leakage problems and therefore I prefer to have high threshold devices. Other issues are related to the saturation of carrier speed, so the current varies almost linearly with the overdrive voltage and not quadratically assuming a value lower than that it would have in normal saturation. The technology used provides transistors with three different threshold voltages. | LVT (Low VTh) | SVT (Standard VTh) | HVT (High VTh) | |---------------|--------------------|----------------| |---------------|--------------------|----------------| Since the amplifier is designed for Low Voltage applications with multiple stacked devices as the Cascode, the transistors chosen are the LVTs. These transistors are also the ones where the product between transconductance and resistance of output at low signal is the largest of the three. ### 3.1 Evaluation of the problem of Peluso's original topology Fig.3. 1: Fully-differential class-AB OTA topology by Peluso. The class-AB OTA topology by Peluso is shown in Fig.3.1. Transistors M2 and M3 (M2A and M3A) with the floating current source IB form a flipped voltage follower (FVF) that copies the input signal to the source of M1A (M1). In this way the transistors of the input pair M1-M1A have a gate-source voltage VGS=VGSQ±(vi1-vi2), where VGSQ is the quiescent component. For large differential inputs one of them cuts off whereas the other carries a current that is not limited by a fixed current source, and is larger than in other class AB symmetrical OTA topologies for the same input swing. Drain currents of M1 and M1A are mirrored to the output branches; FVF current mirrors (M4-M6 and M4A-M6A) are used to maximize dynamic range in a low voltage environment, and the output branch can be cascoded to increase the differential gain. Active loads M7 and M7A on the output branches should provide a variable current to minimize differential to common-mode conversion, since in a class-AB OTA the common-mode current is not constant. For this reason, and also to double the differential gain, they are made signal dependent, and to minimize power consumption they are driven by the same FVFs used for input buffering. This allows maximizing efficiency, but it is the source of poor common-mode behavior. When a common-mode input is applied (vi1=vi2=vic), the gate-source signal voltage of input transistors M1 and M1A goes to zero, thus keeping iup constant (the signal component of Iup is zero). However to achieve this result the FVF M2-M3 makes vdn, and therefore idn, dependent on the input signal, providing a common-mode signal component at the output. To understand what happens, we can note that the signal current in M1 and M1A is zero; the current in M3 is therefore constant and equal to the quiescent current, but its drain-source voltage changes with the input signal. Fig.3. 2: Simplified small-signal common-mode half-circuit The gate-source voltage of M3 has therefore to change to compensate the variation in the drain-source voltage, the more the lower is the transistor output resistance, thus generating a signal component vdn. A simplified analysis of the common-mode behavior can be performed exploiting the half-circuit in Fig.3.2, and neglecting the output resistances of $M_1$ , $M_2$ and $M_7$ ; R is the resistance of the current source $I_B$ . The gate-source voltage of $M_1$ results $$V_{gs1} = \frac{g_{m2}r_{o3}(g_{m3}R+1)(V_{i1}-V_{i2})+V_{i1}}{g_{m2}g_{m3}r_{o3}R+(g_{m1}+g_{m2})r_{o3}+1}$$ (3.1) that is practically zero for $v_{i1}=v_{i2}=v_{ic}$ , therefore $i_{up}=0$ , whereas $v_{dn}$ is given by $$V_{dn} = \frac{-g_{m2}RV_{i2}}{g_{m2}g_{m3}r_{o3}R + (g_{m1} + g_{m2})r_{o3} + 1} \approx \frac{-V_{i2}}{g_{m3}r_{o3}}$$ (3.2) providing an output current $i_{dn} = g_{m7} v_{dn}$ . A more detailed analysis provides a differential gain $$A_d \approx g_{m1} R_{LOAD} \left( \frac{g_{m7}}{g_{m3}} + \frac{g_{m6}}{g_{m5}} \right) \tag{3.3}$$ where RLOAD=ro6||ro7 is the output resistance of the amplifier, and for the common-mode gain $$A_c \approx \frac{R_{LOAD}}{r_{o_1}A_{o_2}A_{o_3}} \Big\{ g_{m7} [r_{o1}A_{o2} - (A_{o1} - A_{o2})r_{o3}] + \frac{g_{m6}}{g_{m5}R} [A_{o1}(r_{o2} + R) + (A_{o1} - A_{o2})r_{o3}] \Big\} (3.4)$$ where A0x=gmxrox is the intrinsic gain of the transistor Mx and R is the resistance of the current source IB. For A01=A02, (3.4) becomes $$A_c \approx \frac{R_{LOAD}}{A_{03}} \left( g_{m7} + \frac{g_{m6}}{g_{m5}} \frac{r_{o2} + R}{r_{o2} R} \right) \approx R_{LOAD} \frac{g_{m7}}{A_{03}}$$ (3.5) and cannot be reduced to zero by exploiting matching between the devices; CMRR is given by $$CMRR = 2g_{m1}r_{o3}\left(1 + \frac{g_{m7}g_{m3}}{g_{m6}g_{m5}}\right) \tag{3.6}$$ Eq. (3.5) shows that the common-mode input propagates to the output through the NMOS path, whereas the gain of the path through PMOS devices is negligible. ### 3.2 Peluso topology with CMFB in triode Fig.3. 3: Fully-differential class-AB OTA topology by Peluso with CMFB in triode In the previous section I have explained intuitively why Peluso's topology has a high common mode gain. Since any fully differential amplifier requires a common mode feedback loop (CMFB) in order to function properly, this section introduces the CMFB used for Peluso topology. As seen in chapter 2, in the input stage a very low quiescent current is used, and therefore consumption in the CMFB could contribute significatively to the global power consumption. In general, the CMFB requires a common mode sensor and a loop amplifier, and both these blocks usually dissipate power. Class AB amplifiers used in switched-capacitor applications often use a switched-capacitor CMFB [2], [3], that however dissipates dynamic power, and could require an additional error amplifier. A CMFB architecture that does not require additional power exists, and is the triode CMFB [4], where MOS transistors operating in the triode region are used to sense the output common mode voltage and control the current flowing in a branch of the circuit, and in this way the output common mode voltage. The drawback of this approach is the limited loop gain, due to the MOS biased in triode region. In general a class AB amplifier with the fully differential symmetrical OTA requires a CMFB with very low power consumption, the triode CMFB architecture is very well suited for this application. Figure 3.3 shows the original Peluso topology with a loop for controlling the output common mode voltage (CMFB). The CMFB is implemented by the MOS Ma-Ma1,2, M3A, M7A for the N-channel part and the Mb-Mb1,2, M5A, M6A for the P-channel part, as shown in Fig.3.3. We can call this kind of CMFB as complementary triode CMFB. As the name suggests, the transistors Ma-Ma1,2 and Mb-Mb1,2, that make part of it, operate in the triode region while M3A, M7A, M5A and M6A operate in the saturation region. The CMFB can also function by only implementing the part with "N" devices or only the part with "P" devices. To increase gain without increasing consumption, I decide to use both the "N" and "P" parts. Fig.3.4: Half circuit of Fully-differential class-AB OTA topology by Peluso with CMFB in triode Figure 3.4 shows the half circuit in which the new MOSs, $M_{a,b}$ , $M_{a1,b1}$ , $M_{a2,b2}$ , are added that together with the present transistors are compose the complementary triode CMFB. For simplicity in Fig.3.5, only the CMFB made with N type MOS is represented. The output voltage $(V_{o1}, V_{o2})$ is connected to the gates of Ma1,2 (Vref=VCM). To simplify the description of this circuit, assume that Ma, M3A, M7A, Ma1 and Ma2 are matched and ignore body effect. Before this CMFB approach is mathematically analyzed, its operation will be explained intuitively. At first, let's assume that the OTA outputs in Fig.3.3 have only a common mode (CM) component; that is, Vo1=Vo2=Voc. Then the gate voltages of Ma1 and Ma2 equal Voc. Also I assume that the mirror gain is equal to 1. Transistors Mb1, Mb2, Ma1 and Ma2 read the output voltage directly, without loading the amplifier and without requiring a power consuming buffer, and the feedback loop keeps the output common mode voltage constant and equal to Vref. This arrangement is inherently wideband, since there is no buffer that adds further poles to the transfer function, and is able to cope with output signals swinging over the whole supply rail voltage range. This CMFB architecture is based on a nonlinear feedback loop: the transistors operating in triode region act as resistors whose value depends on the voltage applied to the gate. At the equilibrium, for matched devices, an output common mode voltage equal to Vref is required to make currents $I_{dn}$ and $I_{up}$ equal; if the output voltage increases, the resistance given by Ma1 and Ma2 decreases and that given by Mb1 and Mb2 increases. This results in a current $I_{dn}$ larger than Iup, thus opposing the increase of the output voltage. The circuit can also be designed without using Ma and Mb: in this case, the dimensions of M3A and M5A (M3 and M5) have to be different, and this difference implicitly sets the reference voltage Vref. This however makes this approach less robust to mismatches. Fig.3. 5: Complementary triode CMFB, part N Transistors shown in Fig.3.4 form a degenerated differential flipped voltage follower current mirror. Differential signals do not affect the operation of this feedback loop, as shown by the following analysis. Since Ma1 and Ma2 are matched and operate in the triode region, the sum of their drain currents, considering that $I_{d7A}=I_{dn}$ , and using the equation for the triode region is $$\begin{split} I_{d7A} &= I_{dn} = I_{da1} + I_{da2} = k_n' \left( \frac{w}{L} \right)_{a1} \left( (V_{o1} - V_{ta1}) V_{dsa1} - \frac{V_{dsa1}^2}{2} \right) + \\ &+ k_n' \left( \frac{w}{L} \right)_{a2} \left( (V_{o2} - V_{ta2}) V_{dsa2} - \frac{V_{dsa2}^2}{2} \right) \end{split}$$ putting in evidence V<sub>dsa1,2</sub>, I get $$=2k_{n}^{'}\left(\frac{W}{L}\right)_{a1}\left(\left(V_{oc}-V_{tn}-\frac{V_{dsa1}}{2}\right)V_{dsa1}\right) \tag{3.7}$$ since Vdsa1=Vdsa2, Vta1=Vta2=Vtn, and (W/L)a1=(W/L)a2. This equation shows that Idn is dependent on the common mode (CM) output voltage and not dependent on the differential output voltage because changes in the drain currents in Ma1 and Ma2 due to nonzero Vod are equal in magnitude and opposite in sign. Therefore, these changes cancel when the drain currents are summed in (3.7). Applying KVL around the lower transistor M3A, M7A, Ma, Ma1 gives $$V_{dsa1} = V_{dsa} + V_{gs3A} - V_{gs7A} (3.8)$$ Assuming that $I_{d7A} \approx I_{d3A}$ , we have $V_{qs7A} \approx V_{qs3A}$ , and (3.8) reduces to $$V_{dsa1} \approx V_{dsa} \tag{3.9}$$ Since Ma operate in the triode region with Ida=Icms=Idn, rearranging gives $$V_{dsa} = \frac{I_{cms}}{k_n' \left(\frac{W}{L}\right)_a \left(\left(V_{CM} - V_{tn} - \frac{V_{dsa}}{2}\right)\right)}$$ (3.10) Using (3.9) and (3.10) in (3.7) with (W/L)a1=(W/L) a gives $$I_{dn} = 2k_n' \left(\frac{w}{L}\right)_{a1} \left(\left(V_{oc} - V_{tn} - \frac{V_{dsa1}}{2}\right) V_{dsa1}\right) =$$ $$= 2k_n' \left(\frac{w}{L}\right)_{a1} \left(V_{oc} - V_{tn} - \frac{V_{dsa}}{2}\right) V_{dsa}$$ $$(3.7)$$ I replace Vdsa with the equation (3.10) and I get $$= \left(\frac{I_{cms} 2k_n' \left(\frac{W}{L}\right)_{a1} \left(V_{oc} - V_{tn} - \frac{V_{dsa}}{2}\right)}{k_n' \left(\frac{W}{L}\right)_a \left(\left(V_{CM} - V_{tn} - \frac{V_{dsa}}{2}\right)\right)}\right) = 2I_{cms} \frac{\left(V_{oc} - V_{tn} - \frac{V_{dsa}}{2}\right)}{\left(V_{CM} - V_{tn} - \frac{V_{dsa}}{2}\right)}$$ $$I_{dn} = 2I_{cms} \frac{\left(V_{oc} - V_{tn} - \frac{V_{dsa}}{2}\right)}{\left(V_{CM} - V_{tn} - \frac{V_{dsa}}{2}\right)} =$$ $$= 2I_{cms} \frac{V_{CM} - V_{tn} - \frac{V_{dsa}}{2}}{V_{CM} - V_{tn} - \frac{V_{dsa}}{2}} + 2I_{cms} \frac{V_{oc} - V_{CM}}{V_{CM} - V_{tn} - \frac{V_{dsa}}{2}} =$$ $$= 2I_{cms} + 2I_{cms} \frac{V_{oc} - V_{CM}}{V_{CM} + V_{SS}} - V_{tn} - \frac{V_{dsa}}{2}}$$ (3.11) ### 3.3 First method to improve the performance of Peluso's topology [5] The analysis in Section 3.1 shows that the CMRR can be enhanced by making also $i_{up}$ (and therefore $V_{up}$ ) dependent on the input common-mode signal $V_{ic}$ , or by making the gate-source voltage of M7 not dependent on $V_{ic}$ . The latter can be obtained by adding at the source of M7 a MOS biased in triode region with a suitable signal proportional to $V_{ic}$ on its gate. However this arrangement would interfere with the use of a triode-based CMFB. Since the triode-based CMFB requires a MOS in triode region also at the source of M3, the solution is to use this latter device, whose gate would normally be connected to a constant voltage, to apply a signal $v_x$ proportional to $V_{ic}$ and cancel the dependence of idn on the output common-mode voltage without affecting differential-mode performance. Fig. 3.2 shows the resulting topology where at the $V_b$ terminal is applied a $v_x$ signal proportional to $V_{ic}$ ; a cascode or regulated cascode topology can be exploited for the output branches to increase the output resistance and thus gain, however this will not be taken into account in the following analysis. Let's consider V<sub>i1</sub>=V<sub>i2</sub>=V<sub>ic</sub>; the output voltage when the CMFB loop is open can be written as $$V_{o1} = V_{o2} = V_{oc} = -(g_{m6}^* V_{up} + g_{m7} V_{dn}) R_{LOAD}$$ (3.12) where $R_{LOAD} = r_{o6}^* || r_{o7}^*$ , and $g_m^*$ and $r_o^*$ take into account the effect of the triode degeneration: $$r_o^* = g_m r_o r_T + r_o + r_T (3.13)$$ $$g_m^* = g_m r_0 / r_0^* \approx 1 / r_T \tag{3.14}$$ with $r_T$ the resistance provided by the triode-biased degeneration transistor. The transfer functions from the common-mode input to $V_{dn}$ and $V_{up}$ are respectively $$\frac{V_{dn}}{V_{ic}} \approx -\frac{1}{A_{03}} \tag{3.15}$$ $$\frac{V_{up}}{V_{ic}} \approx \frac{g_{m1}}{g_{m5}^*} \frac{1}{A_{03}g_{m2}(r_{02}||R)}$$ (3.16) where I am assuming $A_{01}=A_{02}$ , showing that the input common mode propagates to the output mostly through the lower (NMOS) path, since (3.15) is much larger than (3.16). The transfer functions from the auxiliary input $v_x=kV_{ic}$ are respectively $$\frac{V_{dn}}{V_{rr}} \approx -\frac{g_{T8}}{g_{rrs}^*} \tag{3.17}$$ $$\frac{V_{up}}{V_x} \approx -\frac{g_{m3}}{g_{m5}^*} \frac{1}{g_{m2}(r_{o2}||R)} \frac{g_{T8}}{g_{m3}^*}$$ (3.18) Also in this case we have (3.17) much larger than (3.18), so the auxiliary input mostly acts on the lower signal path, and the output common mode is cancelled when $$k \approx \frac{1}{g_{T8}r_{o3}^*} \approx -\frac{1}{g_{T8}r_{T8}A_{o3}}$$ (3.19) where $g_{T8}$ is the transconductance of transistor Q8 that is biased in triode region. The signal $v_x$ is generated by an auxiliary amplifier that can be obtained by a simple circuit such as that shown in Fig.3.6, therefore its impact on the OTA characteristics is minimal, apart from the desired effect of lowering the common mode gain. The signal $v_x$ is generated by an auxiliary amplifier (corresponding to the block AUX in Fig.3.13), that has to sense the input common-mode voltage, to apply an inverting gain (or attenuation, according to values in (3.19) and to provide the dc bias $V_B$ . Its simplest implementation, shown in Fig. 3.6a, consists of two common-source stages with shorted drains and a diode-connected load, since the required gain is low (and can even be less than 1). To make the specifications on dc output voltage and gain independent, a dc current source $I_{CTR}$ can be added, so that transistors $M_{X1}$ - $M_{X2}$ and $M_Y$ are biased at different currents. The gain of the auxiliary amplifier can be easily calculated as $$k = -2\frac{g_{mX}}{g_{mY}} = 2\frac{I_X}{I_Y} \frac{V_{DD} - V_B - |V_{TP}|}{V_{IC} - V_{TN}}$$ (3.20) Fig.3. 6: Auxiliary amplifier topology: a) ideal; b) real implementation where $I_X$ and $I_Y$ are the currents in $M_{X1}$ (and $M_{X2}$ ) and $M_Y$ respectively; given the values of all the voltages (threshold voltages, input common mode and bias $V_B$ ), $I_Y \neq 2I_X$ is usually required to obtain the desired gain (3.19 and 3.20), and this can be achieved through the current $I_{CTR}$ . In deep submicron technologies with a dc bias level of $V_{DD}/2$ , even using minimum size transistors this arrangement could result in a too high current for the auxiliary amplifier. A possible solution is represented in Fig.3.6b where degeneration resistors are added to the common source, a series resistor to the diode connected load, and a cascade current mirror is used to provide ICTR. The circuit can be biased at very low current, thus not affecting the efficiency of the overall class-AB amplifier. This circuit has also to provide the reference voltage for the triode-based CMFB: to make the gain k independent from the dc output voltage, a NMOS or PMOS dc current source ICTR can be added, so that MX1-MX2 and MY are biased at different currents. ### 3.3.1 Simulation results A fully differential OTA based on the proposed topology has been designed in CMOS 40-nm technology by ST Microelectronics. The OTA features cascode transistors in the output branch, in order to enhance the gain, and a complementary triode CMFB: both NMOS (M2-M3-M7) and PMOS (M4-M5-M6) current mirrors present a triode degeneration, with the triode devices in the output branch connected to the output voltage (two transistors connected to vo1 and vo2 are used to sense the common-mode voltage). The triode biased transistor at the source of M5 has its gate connected to VDD/2, whereas the triode at the source of M3 is also used to apply the correction signal, as shown in Fig.3.3. Supply voltage is 1.2 V, and 500-fF load capacitors have been added at the outputs. | Table 3.1 | | | | | | | |------------------------------------|-------|-------|--|--|--|--| | Shape ratio of OTA and triode CMFB | | | | | | | | M | W[µm] | L[μm] | | | | | | 1,1A | 0.47 | 0.1 | | | | | | 2,2A | 0.9 | 0.1 | | | | | | 3,3A | 0.75 | 0.1 | | | | | | 4,4A | 4 | 0.1 | | | | | | 5,5A | 2 | 0.1 | | | | | | 6,6A | 20 | 0.1 | | | | | | 7,7A | 7.5 | 0.1 | | | | | | a | 1.5 | 0.1 | | | | | | a1,a2 | 7.5 | 0.1 | | | | | | b | 4 | 0.1 | | | | | | b1,b2 | 20 | 0.1 | | | | | | 8,8A | 150 | 0.25 | | | | | | 9,9A | 35 | 0.25 | | | | | In Table 3.1 and 3.2 the aspect ratios of the devices used to design the OTA are reported, together with the CMFB and the auxiliary amplifier, reported in Fig. 3.3 and Fig 3.6, respectively. | Table 3.2 | | | | | | |-------------------------------------------------|----------------------------|------|--|--|--| | Au | xiliary amplifier shape ra | atio | | | | | $M \hspace{1cm} W[\mu m] \hspace{1cm} L[\mu m]$ | | | | | | | x1,x2 | 0.2 | 0.1 | | | | | x3,x4 | 0.96 | 0.25 | | | | | y | 0.41 | 0.1 | | | | | 6c,8c,9c,10c | 0.35 | 0.04 | | | | | 7c | 0.5 | 0.25 | | | | Table 3.3 reports the performance for the proposed topology by considering variation of the process corners. By adjusting the current ICTR be, a large improvement of CMRR can be achieved in all the process corners. In reality, I will not able to get the optimum value of current, even if I have to dimension everything perfectly, in the end I will still have to deal with uncertainty. To evaluate more realistically the performance of the proposed amplifier, the simulations have been repeated considering a $\pm 5\%$ variations of the nominal current in all the process corners and the results are reported in Table 3.5 and Table 3.6. Even if the optimum situation is represented by nominal case, realistically, I can expect that the improvement I get on average will be within the " $\pm 5\%$ " of the current (ICTR) compared to the optimum value. $\pm 5\%$ is a plausible variation with what is stated in the foundry manual. Table 3.4 shows the results obtained by acting on the current generator ICTR. The current ICTR in the auxiliary amplifier could be controlled to compensate variations, thus improving performance. | | Table 3.3 | | | | | | | | |--------|-----------|---------------------------------------------------------------|----------|-------------|----------------|---------------|-------|------| | | | Perfo | rmance a | at the vari | iations of the | e corner prod | cess | | | Corner | V0_dc | V0_dc AV_dif m\phi fu AVcm_dc AVcm_pk Tset ICTR | | | | | | | | | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [µA] | | TT | 601.5 | 51.5 | 58.2 | 348 | -102.1 | -29.3 | 10.22 | - | | FF | 179.8 | 23.6 | 80.5 | 1.1 | -2.7 | -2.7 | 29.9 | - | | FS | 119.6 | 21.9 | 82 | 0.191 | -12.8 | -12.8 | 29.9 | - | | SF | 638.4 | 51.6 | 63.18 | 322 | -6.3 | -6.3 | 10.2 | - | | SS | 627.2 | 51.2 | 62 | 257.5 | -12.2 | -12.2 | 11.93 | - | | | Table 3.4 | | | | | | | | |--------|-----------|------------|-----------|----------|---------------|---------------|----------|----------| | | Corr | rection of | the perfo | rmance a | t the variati | ons of the co | rner pro | cess | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | Tset | ICTR | | | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [µA] | | TT | 601.5 | 51.5 | 58.2 | 348 | -102.1 | -29.3 | 10.22 | - | | FF | 607.51 | 51.7 | 57.57 | 427.6 | -116.45 | -29.88 | 9.12 | -3.85432 | | FS | 612.66 | 49.81 | 55.6 | 339.8 | -128.19 | -29.35 | 10.86 | -5.4855 | | SF | 555.18 | 51.22 | 59.25 | 329.59 | -93.32 | -30.74 | 10.13 | 3.9926 | | SS | 596.72 | 51.47 | 58.78 | 276.15 | -107.29 | -29.48 | 11.92 | 2.2676 | | | Table 3.5 | | | | | | | | | |--------|-----------------------------------------------------------------|----------------|-----------|-------------|-----------------|-----------------|--------------|-----------|--------------| | | Performances at the variation of +5% of the current source ICTR | | | | | | | | | | Corner | V0_dc<br>[mV] | AV_dif<br>[dB] | mφ<br>[°] | fu<br>[MHz] | AVcm_dc<br>[dB] | AVcm_pk<br>[dB] | Tset<br>[ns] | ICTR+5% | ICTR<br>[μΑ] | | TT | 601.5 | 51.5 | 58.2 | 348 | -102.1 | -29.3 | 10.22 | - | - | | FF | 611 | 51.69 | 57.79 | 425.6 | -23.19 | - | 9.12 | -4.043670 | -3.85432 | | FS | 615.3 | 49.79 | 55.94 | 337 | -22.03 | - | 10.86 | -5.759775 | -5.4855 | | SF | 537.19 | 51.04 | 59.15 | 318.15 | -13.5 | - | 10.2 | 4.19223 | 3.9926 | | SS | 687.45 | 51.53 | 58.1 | 279.48 | -14.43 | - | 11.9 | 2.38098 | 2.2676 | | | Table 3.6 | | | | | | | | | |---------|------------------------------------------------------------------|--------|-------|--------|---------|---------|-------|-----------|----------| | | Performances at the variation of - 5% of the current source ICTR | | | | | | | | | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | Tset | ICTR-5% | ICTR | | Corrier | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | ICTK-570 | [µA] | | TT | 603.13 | 51.5 | 58.2 | 348 | -102.1 | -29.3 | 10.22 | 1 | - | | FF | 607.7 | 51.72 | 57.31 | 429.8 | -19.8 | - | 9.13 | -3.661604 | -3.85432 | | FS | 610.1 | 49.86 | 55 | 344.64 | -13.15 | - | 10.87 | -5.211225 | -5.4855 | | SF | 569.24 | 51.33 | 59.52 | 334.06 | -16.48 | - | 10.14 | 3.79297 | 3.9926 | | SS | 602.75 | 51.43 | 59.29 | 273.5 | -20.35 | - | 11.92 | 2.15422 | 2.2676 | Table 3.7 reports differential and common-mode performance for the proposed topology, compared to the original topology (where the gate of the triode biased NMOS at the source of M3 is connected to a static voltage VDD/2), highlighting the improved CMRR of the proposed one, without degradation of differential-mode performance, and Fig.3.7 shows the common-mode gain: the improvement for typical process parameters is more than 90 dB, and reduces to 20 dB at higher frequencies. | Table 3.7 | | | | | | | | | |-------------------------|--------------------------|----------|--------|--|--|--|--|--| | | Class-AB OTA performance | | | | | | | | | Performance | Proposed | Original | Unit | | | | | | | Differential gain | 51.56 | 51.56 | dB | | | | | | | Unity-Gain | 349 | 349 | MHz | | | | | | | Bandwidth | 347 | 347 | IVIIIZ | | | | | | | Phase Margin | 58 | 58 | 0 | | | | | | | <b>Common-Mode Gain</b> | -102.10 | -9.20 | dB | | | | | | | (dc) | -102.10 | -7.20 | UD | | | | | | | Peak Common-Mode | -29.29 | -9.20 | dB | | | | | | | Gain | -27.27 | -7.20 | ub | | | | | | | <b>Quiescent Power</b> | 128 | 115 | μW | | | | | | | <b>Settling Time</b> | 10.22 | 10.04 | ns | | | | | | Fig.3. 7: Common-mode gain. Fig.3.8 shows the histograms of the common-mode gain after 1000 Monte-Carlo iterations, to evaluate the effect of process and mismatch variations; to better highlight the advantage of the proposed topology, the common-mode gain without CMFB is considered. Figs.3.9 and 3.10 present respectively the dc transfer characteristic and differential-mode gain, showing that they are not affected by the auxiliary block, and Fig.3.11 shows the transient response to a full swing input signal when the amplifier is closed in unity-gain configuration and loaded by 500-fF capacitors. Fig.3. 8: Histogram of common-mode gain (without CMFB): a) original topology; b) proposed topology Fig.3. 9: DC transfer characteristic. Fig.3. 10: Differential gain. Fig.3. 11: Step response in unity-gain configuration. ### 3.3.2 OTA test as S/H The proposed OTA, once the test of robustness at process variations has been passed, has been used in the implementation of a Sample and Hold Amplifier (SHA). The considered SHA bases its operating principle on switched capacitor technique, so it needs proper clock signals to work properly. Fig.3. 12: SHA circuit The clock signals were realized using "Vpulse" generators that were set with the parameters shown in Table 3.9. | Table 3.8 | | | | | | | |-----------------------------|----------------|-------------------|----------------|-------------------|--|--| | | | | | | | | | Parametri | Ck1 | Ck1e | Ck2 | Ck2e | | | | V1 [V] | 0 | 0 | 0 | 0 | | | | V2 [V] | Vdd | Vdd | Vdd | Vdd | | | | Period [s] | Tck | Tck | Tck | Tck | | | | Delay time [s] | 0 | 0 | Tck/2 | Tck/2 | | | | Rise time [ps] | *tr | *tr | *tr | *tr | | | | Fall time [ps] | *tr | *tr | *tr | *tr | | | | Pulse Width [s] | *Tck/2-tov-2tr | *Tck/2-tov-2tr-dt | *Tck/2-tov-2tr | *Tck/2-tov-2tr-dt | | | | *tr=100p, tov=100p, dt=200p | ) | | | | | | In Table 3.8, Vdd indicates the supply voltage of the switches, Tck is equal to the sampling time, the rise time (tr) and the fall time (tf) have the same value. The "tov" and "dt" parameters are used to obtain the required pulse width, the "dt" parameter in the specified, to allow early closure of the switches that uses Ck1e and Ck2e. To get the inverted clock signals from the ones shown in Table 3.8, it is sufficient to swap V1 and V2 values. The Fig.3.13 shows the trends of the clock signals used to carry out sample and hold phases. Fig.3. 13: a) Clock signals; b) Clock signals inverted The OTA has been used to design a 100-MHz flip-around sample-and-hold with 500-fF sample capacitors, and Fig.3.14 shows the output spectrum for an input signal at fs/64 with 800 mV peak differential amplitude. Total harmonic distortion is -65.4 dB, with an average power consumption of $245\mu W$ . Table 3.9 shows the performance of the SHA for several cases of sampling frequency. Fig.3. 14: Output spectrum of a 100-MHz sample-and-hold. | Table 3.9 | | | | | | | | |---------------|---------------------------------------|-------|--|--|--|--|--| | SHA | SHA Performance vs sampling frequency | | | | | | | | fsample (MHz) | fsample (MHz) Tck(ns) THD (dB) | | | | | | | | 50 | 20 | 65.7 | | | | | | | 100 | 10 | 65.4 | | | | | | | 105 | 9.5 | 63.3 | | | | | | | 111 | 9 | 60.97 | | | | | | | 118 | 8.5 | 60.85 | | | | | | | 125 | 8 | 60.3 | | | | | | | 133 | 7.5 | 57.46 | | | | | | | 143 | 7 | 55.47 | | | | | | | 154 | 6.5 | 50.89 | | | | | | | 167 | 6 | 39.89 | | | | | | ### Conclusion The class-AB fully differential OTA topology proposed by Peluso in [1] presents very good fully differential performance but low CMRR. An improvement that exploits a simple low-current auxiliary circuit is proposed: common-mode gain is reduced up to 90 dB without affecting differential-mode performance, with a net improvement in CMRR. Monte Carlo simulations show that the proposed topology is somehow sensitive to the gain of the auxiliary amplifier, and the effective CMRR improvement could result lower, however the gain can be controlled by changing the current ICTR in Fig. 3.6b to compensate process variations. ### 3.4 Second method to improve the performance of Peluso's topology [6] Fig.3. 15: proposed fully differential OTA topology The analysis in Section 3.1 shows that CMRR can be enhanced by making also I<sub>up</sub> (and therefore v<sub>up</sub>) dependent on the input common-mode signal v<sub>ic</sub>, so to cancel the common-mode component in $I_{dn}$ . This can be achieved by exploiting the gate terminal of $M_4$ in the FVF current mirror $M_4$ - $M_6$ : a suitable input signal v<sub>x</sub> is superimposed on the bias voltage V<sub>B</sub> through the auxiliary amplifier in the dashed box in Fig.3.15. The compensation signal v<sub>x</sub> has to depend only on the input common-mode component, not to affect the differential-mode performance, with a suitable gain (or attenuation) to match the common-mode signal components of $I_{up}$ and $I_{dn}$ . The signal $v_x$ has to present opposite phase with respect to the common-mode input component vic: a positive input common-mode signal $v_{ic}$ results in a lower gate-source voltage of $M_7$ and a reduction of the current $I_{dn}$ . To obtain a corresponding reduction of I<sub>up</sub>, the gate voltage of M<sub>6</sub> has to increase, and this can be achieved if the signal $v_x$ is negative. Consider $v_{i1}=v_{i2}=v_{ic}$ ; a simplified small-signal analysis of the common-mode half-circuit of the amplifier, shown in Fig.3.2, shows that the transfer functions from the input common- mode signal $v_{ic}$ to the currents $i_{up}$ and $i_{dn}$ are respectively. $$\frac{i_{up}}{V_{ic}} = \frac{g_{m6}}{A_{02}A_{03}} \frac{g_{m1}}{g_{m5}} \left(1 + \frac{r_{02}}{R}\right) - \frac{g_{m6}}{g_{m5}r_{01}} \left(1 - \frac{A_{01}}{A_{02}}\right) \tag{3.21}$$ $$\frac{i_{up}}{V_{ic}} = \frac{g_{m6}}{A_{o2}A_{o3}} \frac{g_{m1}}{g_{m5}} \left( 1 + \frac{r_{o2}}{R} \right) - \frac{g_{m6}}{g_{m5}r_{o1}} \left( 1 - \frac{A_{o1}}{A_{o2}} \right) \frac{i_{dn}}{V_{ic}} = -\frac{g_{m7}}{A_{o3}} - \frac{g_{m7}}{g_{m3}r_{o1}} \left( 1 - \frac{A_{o1}}{A_{o2}} \right)$$ (3.21) whereas the transfer functions from the control input $v_x$ to the same currents are $$\frac{i_{up}}{V_x} = \frac{g_{m6}}{g_{m5}(r_{01}||r_{05})} \tag{3.23}$$ $$\frac{i_{dn}}{V_r} = \frac{g_{m7}}{g_{m3}r_{01}} \tag{3.24}$$ The output voltage is then given by $$V_{o1} = V_{o2} = V_{oc} = (i_{up} - i_{dn})R_{LOAD}$$ (3.25) Assuming $A_{01}=A_{02}$ we see that the input common-mode voltage affects the output mostly through $i_{dn}$ , whereas $v_x$ affects both $i_{up}$ and $i_{dn}$ . Therefore a signal $v_x$ =- $kv_{ic}$ , with $$k = \frac{A_{05}}{r_{03}} \frac{g_{m7}r_{01}}{g_{m6}g_{m3}r_{01} + (g_{m6}g_{m3} - g_{m7}g_{m5})r_{05}} \approx \frac{A_{05}g_{m7}}{A_{03}g_{m6}}$$ (3.26) is required to have $i_{up}=i_{dn}$ and cancel the output common-mode component. The signal $v_x$ is generated by an auxiliary amplifier (corresponding to the block AUX in Fig.3.15, that has to sense the input common-mode voltage and to provide the dc bias V<sub>B</sub> on the gate of M<sub>4</sub>. Its simplest implementation, shown in Fig. 3.16a, consists of two common-source stages with shorted drains and a diode-connected load, since the required gain is low (and can even be less than 1). As seen in previous section, to make the specifications on dc output voltage and gain independent, a dc current source I<sub>CTR</sub> can be added. Fig.3.16: Auxiliary amplifier for the proposed topology: a) basic scheme; b) low power implementation. As seen in previously section with a dc bias level of $V_{DD}/2$ , even using minimum size transistors this arrangement could result in a too high current for the auxiliary amplifier. For circuits biased at very low current, a possible solution is to use MOS devices with longer gates (to reduce the form factor) and exploit self-cascoding to reduce the current for a given gate-source voltage: the resulting amplifier is shown in Fig.3.16b. Obviously this solution increases area consumption and also the input capacitance of the amplifier, thus resulting in a degradation of settling time with respect to the original topology, and a trade-off between power, area and dynamic performance has to be found for the specific design. ### 3.4.1 Simulations results A fully differential class-AB OTA based on the proposed topology has been designed and simulated using 40-nm CMOS technology by ST Microelectronics. Cascode transistors in the output branches have been exploited to enhance the differential gain, and a complementary triode CMFB [7] has been used. 0.1-µm gate length has been used for all devices, except the cascode transistors in the output branches, that have 0.25-µm gate length to increase gain. The auxiliary amplifier in Fig. 3.16b has been used to minimize the increase in power consumption; 0.5-µm gate length has been used for all devices, and minimum length has been chosen for the NMOS to keep bias current low. Supply voltage is 1.2V, and 500-fF load capacitors have been added at the outputs. | <b>Table 3.10</b> | | | | | | | |----------------------------------|---------------|-----|--|--|--|--| | Auxiliary amplifier aspect ratio | | | | | | | | M | M W[μm] L[μm] | | | | | | | x1,x2,x3,x4 | 0.12 | 0.5 | | | | | | y1 | 1.92 | 0.5 | | | | | | y2 | 1.9 | 0.5 | | | | | | Table 3.11 | | | | | | | | |------------|--------------------------------------|-------|--|--|--|--|--| | Aspect | Aspect ratio of OTA with triode CMFB | | | | | | | | M | W[µm] | L[µm] | | | | | | | 1,1A | 0.47 | 0.1 | | | | | | | 2,2A | 0.9 | 0.1 | | | | | | | 3,3A | 0.75 | 0.1 | | | | | | | 4,4A | 4 | 0.1 | | | | | | | 5,5A | 2 | 0.1 | | | | | | | 6,6A | 20 | 0.1 | | | | | | | 7,7A | 7.5 | 0.1 | | | | | | | a | 1.5 | 0.1 | | | | | | | a1,a2 | 7.5 | 0.1 | | | | | | | b | 4 | 0.1 | | | | | | | b1,b2 | 20 | 0.1 | | | | | | | 8,8A | 150 | 0.25 | | | | | | | 9,9A | 35 | 0.25 | | | | | | In Table 3.10 and 3.11 the aspect ratios of the devices used to design the OTA are reported, together with the CMFB and the auxiliary amplifier, reported in Fig. 3.16 and Fig 3.13 respectively. | | <b>Table 3.12</b> | | | | | | | | |--------|-----------------------------------------------------|------|-------|--------|--------|-------|-------|-------| | | Performance at the variations of the corner process | | | | | | | | | Corner | V0_dc AV_dif m\phi fu AVcm_dc AVcm_pk Tset Icorr | | | | | | | Icorr | | | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [nA] | | TT | 602.3 | 51.5 | 58.15 | 349 | -22.1 | - | 12.1 | - | | FF | 597.3 | 51.7 | 56.9 | 431.8 | -44.17 | -26.2 | 10.93 | - | | FS | 573.7 | 49.7 | 58.11 | 350.2 | -29.3 | -28.7 | 12.54 | - | | SF | 617.6 | 51.9 | 56.6 | 349.15 | -26.4 | -22.3 | 12.27 | - | | SS | 596.4 | 51.4 | 59.4 | 273.2 | -43.4 | -27.5 | 13.8 | - | | | <b>Table 3.13</b> | | | | | | | | |--------|-------------------|------------|-----------|----------|--------------|--------------|----------|----------| | | Con | rrection o | f the per | formance | at the varia | tions of the | corner p | rocess | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | Tset | Icorr | | | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [nA] | | TT | 597 | 51.5 | 58.8 | 347.5 | -151.99 | -26.7 | 12.07 | 358.407 | | FF | 597.7 | 51.7 | 57.3 | 430.5 | -164.4 | -26.17 | 10.9 | 320.391 | | FS | 576.4 | 49.7 | 58.19 | 350.15 | -155.23 | -28.9 | 12.5 | 64.7506 | | SF | 620.46 | 51.8 | 57.3 | 347.42 | -150.11 | -22.3 | 12.24 | 229.404 | | SS | 596.8 | 51.3 | 60.2 | 272 | -145.46 | -27.4 | 13.7 | 327.4255 | | | <b>Table 3.14</b> | | | | | | | | | |--------|-----------------------------------------------------------------|--------|-------|--------|---------|---------|-------|------------|----------| | | Performances at the variation of +5% of the current source ICTR | | | | | | | | | | Common | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | Tset | . 50/ | Icorr | | Corner | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | +5% | [nA] | | TT | 596.8 | 51.5 | 58.8 | 347.4 | -49.4 | -26.7 | 12.07 | 376.32735 | 358.407 | | FF | 597.5 | 51.7 | 57.4 | 430.4 | -51.6 | -26.2 | 10.92 | 336.41055 | 320.391 | | FS | 576.4 | 49.7 | 58.19 | 350.15 | -67.6 | -28.9 | 12.53 | 67.98813 | 64.7506 | | SF | 620.2 | 51.8 | 57.3 | 347.3 | -47 | -22.3 | 12.24 | 240.874725 | 229.404 | | SS | 596.6 | 51.3 | 60.2 | 272 | -48.95 | -27.5 | 13.78 | 343.796775 | 327.4255 | | | <b>Table 3.15</b> | | | | | | | | | |--------|-----------------------------------------------------------------|--------|-------|--------|---------|---------|-------|------------|----------| | | Performances at the variation of +5% of the current source ICTR | | | | | | | | | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | Tset | -5% | Icorr | | Corner | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | -5% | [nA] | | TT | 597.3 | 51.5 | 58.7 | 347 | -49.2 | -26.7 | 12.07 | 340.48665 | 358.407 | | FF | 597.9 | 51.7 | 57.3 | 430.59 | -51.5 | -26.14 | 10.92 | 304.37145 | 320.391 | | FS | 576.4 | 49.7 | 58.19 | 350.16 | -67.5 | -28.96 | 12.53 | 61.51307 | 64.7506 | | SF | 620.7 | 51.8 | 57.3 | 347.5 | -46.92 | -22.26 | 12.25 | 217.934275 | 229.404 | | SS | 597.11 | 51.3 | 60.1 | 272.16 | -48.8 | -27.45 | 13.78 | 311.054225 | 327.4255 | Tab.3.4.I reports differential and common-mode performance for the proposed topology, compared to the original topology (where the gate of $M_4$ is connected to a static voltage $V_{DD}/2$ ), highlighting the improved CMRR of the proposed one, without degradation of differential-mode performance, and Fig.3.17 shows the common-mode gain: the improvement for typical process parameters is more than 140 dB at low frequency, and reduces at higher frequencies. This is however an ideal situation, and Monte-Carlo and corner simulations have been performed to get a more realistic evaluation. Fig.3.18 shows the histograms of the common-mode gain after 1000 Monte-Carlo iterations, for both the original topology and the proposed. | <b>Table 3.16</b> | | | | | |------------------------|-------------------|----------|------|--| | | Class-AB OTA perf | ormance | | | | Performance | Proposed | Original | Unit | | | Differential gain | 51.53 | 51.56 | dB | | | Unity-Gain Bandwidth | 347 | 349 | MHz | | | Phase Margin | 59 | 58 | 0 | | | Common-Mode Gain (dc) | -151.99 | -9.20 | dB | | | Peak Common-Mode Gain | -26.75 | -9.20 | dB | | | <b>Quiescent Power</b> | 121 | 115 | μW | | | Settling Time | 12.09 | 10.04 | ns | | | Slew Rate | 538.3 | 527.7 | V/µs | | | Silicon Area | 391 | 381 | μm² | | Fig.3. 18: Histogram of dc common-mode gain: a) original topology; b) proposed topology. Fig.3. 20: Step response in unity-gain configuration. | | <b>Table 3.17</b> | | | | | | |--------|-------------------|-----------------------|--------------|-----------------------|--|--| | | DC common | n-mode gain vs. pro | cess corners | | | | | Corner | $A_{CM}(dB)$ | proposed | $A_{CM}(dB)$ | I (nA) | | | | Corner | @I <sub>CTR</sub> | @I <sub>CTR</sub> ±5% | Original | I <sub>CTR</sub> (nA) | | | | TT | -151.99 | -49 | -9-20 | 358 | | | | FF | -164.40 | -51 | -8.32 | 320 | | | | FS | -155.23 | -67 | -12.70 | 65 | | | | SF | -150.11 | -47 | -5.52 | 229 | | | | SS | -145.46 | -49 | -10.21 | 327 | | | (without the auxiliary amplifier) and the proposed one, to evaluate the effect of process and mismatch variations; the average improvement of CMRR reduces to about 15 dB (mean values are 9.1 dB and -24.6 dB respectively for the original topology and the proposed one), but the proposed topology still offers an advantage. Moreover, the current $I_{CTR}$ in the auxiliary amplifier could be controlled to compensate variations, thus improving performance. A variation in $I_{CTR}$ changes the gain of the auxiliary amplifier and also the bias voltage $V_B$ : the latter affects the bias point of the main amplifier, that however is controlled by the CMFB. Table 3.17 reports the dc common-mode gain vs. process corners: by adjusting the current $I_{CTR}$ , a large improvement of CMRR can be achieved in all the process corners, whereas a fixed $I_{CTR}$ would result in some cases in little or no improvement. Obviously this has to be intended as a limit case, since the current $I_{CTR}$ can be set only within a certain error. As seen in previously paragraph, to evaluate more realistically the performance of the proposed amplifier, the simulations have been repeated considering a $\pm 5\%$ variations of the nominal current in all the process corners, and the results are reported in Table 3.17 : the improvement of CMRR reduces to about 40 dB, but the proposed topology still presents an advantage in all process cases. Fig.3.19(6) presents the dc transfer characteristic of the original and proposed topologies (curves are coincident), showing that it is not affected by the auxiliary block, and Fig.3.20(7) shows the transient response to a full swing input signal when the amplifier is closed in unity-gain configuration and loaded by 500-fF capacitors. | | <b>Table 3.18</b> | | | | | | | |---------------|---------------------------------------|--------|--|--|--|--|--| | SHA | SHA performance vs sampling frequency | | | | | | | | fsample (MHz) | fsample (MHz) Tck(ns) THD (dB) | | | | | | | | 50 | 20 | -65.03 | | | | | | | 100 | 10 | -64.95 | | | | | | | 105 | 9.5 | -64.76 | | | | | | | 111 | 9 | -64.41 | | | | | | | 118 | 8.5 | -64.03 | | | | | | | 125 | 8 | -63.49 | | | | | | | 133 | 7.5 | -60.78 | | | | | | | 143 | 7 | -57.92 | | | | | | | 154 | 6.5 | -53.13 | | | | | | | 167 | 6 | -50.15 | | | | | | Fig.3. 21: Histogram of: a) settling time; b) Average current for step response (1000 Monte Carlo mismatch simulations). Fig.3. 22: Output spectrum of a 100-MHz sample-and-hold. I have chosen to use large transistors in the auxiliary amplifier to minimize the excess current of the proposed topology, and this has resulted in a substantial increase in input capacitance of the overall amplifier, thus in a longer settling time. A settling time similar to the original topology can be achieved using smaller transistors, but current consumption in the auxiliary amplifier is higher. Monte-Carlo simulations have been performed to evaluate the stability of performance under mismatch variations: Fig.3.21 shows the histograms for the settling time and the average current consumption during step response, highlighting a limited spread. The OTA has been used to design a 100-MHz flip-around SHA with 500-fF sample capacitors, and Fig.3.22 shows the output spectrum for an input signal at fs/64 with 800 mV peak differential amplitude. Total harmonic distortion is -65 dB, with an average power consumption of 127 μW. Table 3.18 shows the performance of the SHA vs. sampling frequency. ## 3.5 Local feedback [8] Fig.3. 23: Class-AB OTA with local feedback In this section I propose an alternative solution that leverages the benefits of negative feedback to enhance the CMRR without affecting the differential-mode performance. The basic idea is to exploit the feedback theory to make the OTA more robust from the point of view of process variations. In the first instance I implemented a single feedback loop as shown in the Fig.3.23. Eqs. (3.30-7) and (3.31-8) show that the gain of the PMOS path is $A_0$ times lower than the gain of the NMOS path. A simple solution to reduce the common-mode gain would be to add a feedback loop to keep the common-mode component of voltage $v_{dn}$ constant, thus driving $A_{dn}$ to zero. The loop can be closed exploiting the gates of the triode-biased transistors $M_8$ and $M_{8A}$ , following the approach in [5]. However in deep submicron technologies the intrinsic gain of the transistors is typically low ( $A_0$ could be as low as 20 dB), and a feedback loop acting only on $A_{dn}$ has a limited effect due to the non-negligible value of $A_{up}$ . This idea was abandoned not because it did not work, but because the results were not exciting. In simulation, when I see the transfer function from Vic to Vdn and Vic to Vup, I can see that the first one is not much bigger than the one. So if I do a loop that only stabilizes Vdn, there is improvement but not so much. Fig.3. 24: Local feedback implementation The gain values obtained by simulation in the "virtuoso CADENCE" environment are: $$A_{dn} = \frac{V_{dnC}}{V_{ic}} = -40.2 \ dB$$ $$A_{up} = \frac{V_{upC}}{V_{ic}} = -37.3 \ dB$$ Fig. 3.25a shows the topology of the OTA by Peluso [1] with a complementary triode-based CMFB [7] to set the output dc voltage. The CMFB also allows reducing the common-mode gain, however it is not enough to have a large CMRR and a safe margin to close the amplifier in a feedback positive for the common-mode. The output voltage can be obtained as $$V_o = -(g_{m6}^* V_{up} + g_{m7}^* V_{dn})(r_{06}^* || r_{07}^*)$$ (3.27) where $$r_0^* = g_m r_o r_T + r_o + r_T (3.28)$$ Fig.3. 25: Proposed topology: a) main amplifier; b) local feedback blocks $$g_m^* = g_m r_o / r_0^* \approx 1 / r_T \tag{3.29}$$ take into account the effect of the triode-biased devices (whose transconductance and output resistance are denoted as $g_T$ and $r_T$ ). In the following, we will analyze the common-mode behavior of the circuit in case of open CMFB loop. The analysis of the circuit in Fig.3.25a [9] allows to calculate the transfer functions $$A_{up} = \frac{V_{upC}}{V_{ic}} = -\frac{1}{A_{o2}A_{o3}} \frac{g_{m1}}{g_{m5}^*} (1 + \frac{r_{o2}}{R})$$ (3.30) $$A_{dn} = \frac{V_{dnC}}{V_{ic}} = -\frac{1}{A_{o3}} \tag{3.31}$$ where $A_0$ = $g_m r_o$ is the intrinsic gain of the devices and $v_{upC}$ and $v_{dnC}$ denote the common-mode components of $v_{up}$ and $v_{dn}$ . Fig.3. 26: Block scheme of the proposed local feedback loop. To achieve better results, both gains have to be reduced by the feedback loop, and the solution we propose is shown in Fig. 3.25b. Common source stages with shorted outputs are used to read the common-mode components v<sub>dnC</sub> and v<sub>unC</sub>; two inverters with shorted outputs are then used to calculate the average of these voltages, providing also the necessary phase and loop gain and the dc bias to close the loop on the gates of the triode-biased NMOS devices M<sub>8</sub> and M<sub>8A</sub> (voltage v<sub>X</sub> in Fig. 3.25a). The current sources in the common source blocks can be adjusted to compensate process variation, allowing some control on the individual values of v<sub>upC</sub> and v<sub>dnC</sub> and not only their average values. Fig. 3.26 shows a block scheme of the proposed local feedback loop, where A<sub>up</sub> and A<sub>dn</sub> are given by (3.31-8) and (3.32-9), A<sub>P</sub> and A<sub>N</sub> are the voltage gains of the common-source amplifiers, the transconductance G and the resistance Rinv model the inverters with the shorted outputs, and the gains $A_{Tdn}$ and $A_{Tup}$ are given by [5] $$A_{Tup} = \frac{V_{up}}{V_X} = -\frac{g_{T8}}{g_{m3}^*} \frac{g_{m1}}{A_{o2}g_{m5}^*} (1 + \frac{r_{o2}}{R})$$ (3.32) $$A_{Tdn} = \frac{V_{dn}}{V_X} = -\frac{g_{T8}}{g_{m3}^*} \tag{3.33}$$ From the analysis of the scheme in Fig.3.26 we get $$V_X = -GR_{inv}(A_P V_{upC} + A_N V_{dnC})$$ (3.34) $$V_{upC} = A_{up}V_{ic} + A_{Tup}V_X (3.35)$$ $$V_{dnc} = A_{dn}V_{ic} + A_{Tdn}V_X (3.36)$$ and we can calculate $$V_{upc} = \frac{A_{up} + GR_{inv}A_N(A_{up}A_{Tdn} - A_{dn}A_{Tup})}{1 + GR_{inv}(A_pA_{Tup} + A_NA_{Tdn})}$$ $$V_{dnc} = \frac{A_{dn} + GR_{inv}A_p(A_{dn}A_{Tup} - A_{up}A_{Tdn})}{1 + GR_{inv}(A_pA_{Tup} + A_NA_{Tdn})}$$ (3.37) $$V_{dnC} = \frac{A_{dn} + GR_{inv}A_P(A_{dn}A_{Tup} - A_{up}A_{Tdn})}{1 + GR_{inv}(A_PA_{Tup} + A_NA_{Tdn})}$$ (3.38) | <b>Table 3.19</b> | | | | | |------------------------|-------------|----------|-------|--| | Class-AB | OTA perfori | mance | | | | Performance | Proposed | Original | Units | | | Differential Gain | 51.3 | 51.3 | dB | | | Unity-Gain Bandwidth | 201 | 201 | MHz | | | Phase Margin | 57.8 | 57.8 | 0 | | | dc Common-Mode Gain | -71 | -16 | dB | | | Peak Common-mode Gain | -28.5 | -16 | dB | | | <b>Quiescent Power</b> | 129.6 | 81.6 | μW | | | Settling Time | 10.2 | 9.49 | ns | | that show the effect of the local feedback. From (3.30)-(3.33) we also get $A_{dn}A_{Tup} - A_{up}A_{Tdn} \approx \frac{g_{m1}g_{T8}}{A_{o2}A_{o3}g_{m3}^*g_{m5}^*} (1 + \frac{r_{o2}}{R})$ (3.39) # 3.5.1 Simulation Results In Table 3.20 and 3.21 the aspect ratios of the devices used to design the OTA are reported, to gether with the CMFB and the auxiliary amplifier, reported in Fig. 3.25. | <b>Table 3.20</b> | | | | | | | |-------------------|--------------------------------------------------|------|--|--|--|--| | Form factors of | Form factors of the OTA and CMFB MOS transistors | | | | | | | M | M W[μm] L[μm] | | | | | | | 1,1A | 0.17 | 0.04 | | | | | | 2,2A | 0.53 | 0.04 | | | | | | 3,3A | 0.53 | 0.04 | | | | | | 4,4A | 6.55 | 0.24 | | | | | | 5,5A | 0.51 | 0.12 | | | | | | 6,6A | 3.57 | 0.12 | | | | | | 7,7A | 3.64 | 0.12 | | | | | | 8,8A | 69.37 | 0.12 | | | | | | 9,9A | 12.67 | 0.12 | | | | | | 8,8a | 0.32 | 0.12 | | | | | | a1,a2 | 0.91 | 0.12 | | | | | | b,b1,b2 | 4.62 | 0.12 | | | | | | Res | 48.99K | - | | | | | | <b>Table 3.21</b> | | | | | | | | |-------------------|---------------------------------------------------------|------|--|--|--|--|--| | Form factors o | Form factors of the auxiliary amplifier MOS transistors | | | | | | | | M | W[µm] L[µm] | | | | | | | | dn1,dn2 | 0.5 | 0.04 | | | | | | | dn3,dn4 | 1.28 | 0.04 | | | | | | | p1 | 0.48 | 0.04 | | | | | | | p2 | 5.74 | 0.04 | | | | | | | up1,up2 | 0.24 | 0.04 | | | | | | | up3,up4 | 2.87 | 0.04 | | | | | | | n1 | 2.56 | 0.04 | | | | | | | n2 | 5.2 | 0.04 | | | | | | | nx1,nx2 | 0.12 | 0.12 | | | | | | | nx3,nx4 | 3.4 | 0.12 | | | | | | | px1,px2 | 0.68 | 0.12 | | | | | | | px3,px4 | 17.6 | 0.12 | | | | | | Table 3.22 reports the performance for the proposed topology at the variation of the process corners. Table 3.23 shows the results obtained by acting on the current generator ICTR that in Fig.3.25 corresponding at IBN and IBP (IBN=IBP=ICTR). The current ICTR in the auxiliary amplifier could be controlled to compensate variations, thus improving performance. To evaluate more realistically the performance of the proposed amplifier, the simulations have been repeated considering a $\pm 5\%$ variations of the nominal current in all the process corners, and the results are reported in Table 3.24 and Table 3.25. | | <b>Table 3.22</b> | | | | | | | | | | |--------|-----------------------------------------------------|-------|------|--------|-------|-------|-------|------|--|--| | | Performance at the variations of the corner process | | | | | | | | | | | Compon | V0_dc AV_dif m\phi fu AVcm_dc AVcm_pk Tset I_CTR | | | | | | | | | | | Corner | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [µA] | | | | TT | 599.99 | 51.3 | 57.8 | 201 | -71 | -28.5 | 9.47 | - | | | | FF | 638 | 51 | 57.6 | 248 | -43 | -24.5 | 7.6 | 1 | | | | FS | 640 | 49.49 | 55.2 | 188 | -20 | - | 12.4 | - | | | | SF | 501 | 50.5 | 68.4 | 110.63 | -41.4 | -39 | 13.4 | - | | | | SS | 575 | 51.6 | 59.4 | 152.69 | -43.8 | -24.7 | 13.29 | - | | | | | <b>Table 3.23</b> | | | | | | | | | | |--------|-----------------------------------------------------------------------|------|------|--------|-------|-------|------|------|--|--| | | Correction of the performance at the variations of the corner process | | | | | | | | | | | Corner | V0_dc AV_dif m\phi fu AVcm_dc AVcm_pk Tset Ic | | | | | | | | | | | Corner | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [µA] | | | | TT | 599.99 | 51.3 | 57.8 | 201 | -71 | -28.5 | 9.47 | - | | | | FF | 611 | 51.2 | 55.7 | 253.6 | -72.9 | -28.7 | 7.6 | 1 | | | | FS | 622 | 49.6 | 52 | 200.5 | -52.9 | -25.2 | 12.4 | 6 | | | | SF | 555.26 | 51.5 | 63.5 | 167.7 | -55.2 | -21.4 | 13.5 | -5.5 | | | | SS | 596.57 | 51.4 | 60.2 | 151.94 | -54 | -25.3 | 13.3 | -0.5 | | | | | Table 3.24 | | | | | | | | | | |--------|-----------------------------------------------------------------|------|------|-------|-------|-------|-------|--------|-----------|--| | | Performances at the variation of +5% of the current source ICTR | | | | | | | | | | | Corner | V0_dc AV_dif m\( o \) fu AVcm_dc AVcm_pk Tset | | | | | | | | $I_{CTR}$ | | | Corner | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | +5% | [µA] | | | TT | 599.99 | 51.3 | 57.8 | 201 | -71 | -28.5 | 9.47 | | 1 | | | FF | 609.7 | 51.2 | 55.9 | 259.7 | -63.9 | -28.7 | 8.19 | 1.05 | 1 | | | FS | 616.2 | 49.6 | 51.3 | 205.6 | -52.1 | -26.7 | 12.87 | 6.3 | 6 | | | SF | 562.2 | 51.5 | 63.6 | 174.6 | -47 | -26.8 | 11.63 | -5.775 | -5.5 | | | SS | 597.7 | 51.4 | 60.3 | 151.9 | -55.3 | -26 | 13.12 | -0.525 | -0.5 | | | | <b>Table 3.25</b> | | | | | | | | | | |--------|-----------------------------------------------------------------|--------|------|-------|---------|---------|-------|-----------|--------|--| | | Performances at the variation of -5% of the current source ICTR | | | | | | | | | | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | Tset | $I_{CTR}$ | -5% | | | Corner | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [ns] | [µA] | -5 /0 | | | TT | 599.99 | 51.3 | 57.8 | 201 | -71 | -28.5 | 9.47 | - | | | | FF | 612.5 | 51.6 | 56.8 | 203.4 | -74.8 | -28.4 | 8.21 | 1 | 0.95 | | | FS | 629.2 | 49.5 | 53.1 | 199 | -50.2 | -23.8 | 13 | 6 | 5.7 | | | SF | 549 | 51.5 | 63.8 | 168 | -65.6 | -12.2 | 13.3 | -5.5 | -5.225 | | | SS | 595.4 | 51.4 | 60.2 | 152.3 | -53.1 | -25.6 | 13.12 | -0.5 | -0.475 | | A fully differential class-AB OTA based on the proposed topology has been designed and simulated using 40-nm technology. The output branches have been cascoded to increase the voltage gain; supply voltage is 1.2V and 500fF load capacitors have been used as loads. Tab. 1 reports differential and common-mode performance for the proposed topology, compared to the original topology (where $v_X$ is connected to the static reference voltage $v_X=V_{DD}/2$ ), highlighting the improved CMRR of the proposed one, without degradation of differential-mode performance. Fig.3.27 shows the Bode plot of the common-mode gain: the improvement for typical process parameters is more than 50dB. Figs.3.29 and 3.30 present the dc transfer characteristic and differential-mode gain respectively, showing that they are not affected by the auxiliary block, and Fig.3.31 shows the transient response to a full-swing input signal when the amplifier is closed in unity-gain configuration and loaded by 500fF capacitors. The OTA has been used to design a 50-MHz sample-and-hold (SHA) with 500fF sample capacitors, and Fig.3.32 shows the output spectrum for an input signal at $f_{\rm S}/64$ with 0.5V peak-peak differential amplitude. Fig.3. 27: Common-mode gain. Fig.3. 28: Histogram of dc common-mode gain: a) Original topology; b) proposed topology. Fig.3. 29: DC transfer characteristic. Fig.3. 30: Differential gain. Fig.3. 31: Step response in unity-gain configuration. Fig.3. 32: Output spectrum of a 50-MHz sample-and-hold. Total harmonic distortion is -73.3 dB for an input signal at $f_S/64$ with 0.5V peak-peak differential amplitude, and an average power consumption of 157.3 $\mu$ W. Table 3.26 shows the results of the class AB OTA test as Sample and Hold Amplifier (SHA) for an input signal at fs/64 with 800 mV peak differential amplitude, as in the cases discussed in the previous paragraphs. | Table 3.26 | | | | | | | | | |---------------------------------------|-----|------|--|--|--|--|--|--| | SHA Performance vs sampling frequency | | | | | | | | | | fsample (MHz) Tck(ns) THD (dB) | | | | | | | | | | 50 | 20 | 61.9 | | | | | | | | 100 | 10 | 54 | | | | | | | | 105 | 9.5 | 53.6 | | | | | | | | 111 | 9 | 53.3 | | | | | | | | 118 | 8.5 | 53.1 | | | | | | | | 125 | 8 | 52.7 | | | | | | | | 133 | 7.5 | 47.2 | | | | | | | | 143 | 7 | 41.5 | | | | | | | | 154 | 6.5 | 39.9 | | | | | | | | 167 | 6 | 38.3 | | | | | | | ### **Conclusions** The class-AB fully differential OTA topology proposed by Peluso in [1] presents very good fully differential performance but low CMRR. An improvement that exploits a local feedback is proposed: common-mode gain is reduced up to 71 dB without affecting differential-mode performance, with a net improvement in CMRR. Good results are obtained for a sample-and-hold exploiting the proposed amplifier. # 4 # **Improvement and design OTAs** # architecture In this chapter I will present others optimizations of class AB OTA topologies I have done in the PhD course. In the first two paragraphs, I present class AB OTA applications at very low voltage, going to optimize in one case the robustness under corners process variations of the Peluso [1] topology and in the other the input dynamics of the same topology in a single ended version used in non-inverting configuration. Even for supply voltages below the volt, Peluso topology has good performance. In the first paragraph, as an alternative to the triode CMFB I propose another type of CMFB applicable to class AB structures that generally have no constant current generators within the original structure. Therefore, the performance of the Peluso topology will be evaluated for 0.8 volts supply voltage using a self-referenced CMFB. In the second paragraph I went down to 0.6 Volt supply voltage and compared me to the problems that arise when working with voltages below the Volt if a single ended (SE) amplifier is used. In the third paragraph I will consider the topology of Ramirez-Angulo [2] examined in Chapter 2, I will propose a method that reduces a bit the consumption and improves some performance. In the fourth paragraph I will propose an alternative way of realizing a class AB starting from the Peluso topology making appropriate circuit arrangements. As in the cases seen in Chapter 3, I will use the same technology as that provided by STMicroelectronic with a 40 nanometer production process. # 4.1 Self-referenced CMFB by body Fig.4. 1: a) Peluso topology; b) Self-referenced CMFB In this section, I exploit another potential of the Peluso topology, that is to say that it can be used for very low power supply voltages. In this case, the supply voltage is fixed at 0.8 volts and the price to pay is to have four current generators to bias the structure instead of the two required in the topologies presented in Chapter 3. In the previous chapter, three possible methods were proposed to increase the performance of Peluso's topology from the point of view of the "CMRR". The first two methods used open loop techniques while a closed loop method was used for the last proposed method. In this section, I propose a CMFB that is suitable for working with class AB architectures with very low power voltages. Fig.4.1b shows the proposed CMFB that allows the same performance as those obtained in the previous chapter. In Table 4.1 and 4.2 the aspect ratios of the devices used to design the OTA are reported, together with the CMFB proposed. Table 4.3 reports the performance for the original topology (without CMFB) by considering typical case. | Table 4.1 | | | | | | | | | | |---------------------|---------------|------|--|--|--|--|--|--|--| | Aspect ratio of OTA | | | | | | | | | | | M | M W[μm] L[μm] | | | | | | | | | | 1,8 | 20.52 | 0.04 | | | | | | | | | 2,9 | 29.6 | 0.04 | | | | | | | | | 3,10 | 0.3 | 0.12 | | | | | | | | | 4,11 | 7 | 0.24 | | | | | | | | | 5,12 | 1.25 | 0.12 | | | | | | | | | 6,13 | 0.3 | 0.12 | | | | | | | | | 6a,13a | 2.25 | 0.12 | | | | | | | | | 7,14 | 0.5 | 0.12 | | | | | | | | | 7b,14b | 11.9 | 0.12 | | | | | | | | | Table 4.2 | | | | | | | | | | |-----------|-------------------|------|--|--|--|--|--|--|--| | | CMFB aspect ratio | | | | | | | | | | M | M W[μm] L[μm] | | | | | | | | | | a,1a | 2.77 | 0.12 | | | | | | | | | b,1b | 2.75 | 0.12 | | | | | | | | | c,1c | 0.36 | 0.12 | | | | | | | | | d,1d | 0.4 | 0.12 | | | | | | | | | е | 2.75 | 0.12 | | | | | | | | | f | 2.75 | 0.12 | | | | | | | | | g | 0.4 | 0.12 | | | | | | | | | h | 0.4 | 0.12 | | | | | | | | Table 4.3 reports the performance for the original topology in typical process case. Fig.4.2 shows the voltage gain and the phase. Fig.4.3 shows the common-mode gain: the improvement for typical process parameters is more than 100 dB at low frequency, and reduces at higher frequencies. Table 4.4 reports the performance for the proposed topology by considering variation of the process corners. A large improvement of CMRR is achieved in all the process corners. In all cases, the obtained values differ little from those obtained in the typical case, so the structure is robust. Common-mode gain is reduced without affecting differential-mode performance, with a net improvement of CMRR. Fig.4.5 show the histograms of the common-mode gain after 1000 Monte-Carlo iterations, for both the original topology and the proposed one, to evaluate the effect of process and mismatch variations, therefore the structure is robust. | Table 4.3 | | | | | | | | | |----------------------------------------------|-------------------------------|--------|----|----|---------|---------|-----|--| | Performance topology of Fig.4.1 without CMFB | | | | | | | | | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | VDD | | | | [mV] [dB] [°] [MHz] [dB] [dB] | | | | | | | | | TT | 400 50.9 81.5 43.42 18.7 - | | | | | | | | | | Table 4.4 | | | | | | | | | | |--------|---------------------------------------------------------------|--------|------|-------|---------|---------|-----|--|--|--| | | Performance at the variations of the corner process with CMFB | | | | | | | | | | | Corner | V0_dc | AV_dif | mφ | fu | AVcm_dc | AVcm_pk | VDD | | | | | | [mV] | [dB] | [°] | [MHz] | [dB] | [dB] | [V] | | | | | TT | 400 | 50.9 | 81.5 | 43.42 | -111.69 | -29 | 0.8 | | | | | FF | 399.8 | 51.5 | 80.8 | 46.15 | -110.7 | -29.11 | 0.8 | | | | | FS | 366 | 49.7 | 79.7 | 51 | -111.46 | -29.2 | 0.8 | | | | | SF | 433 | 50 | 83 | 36.9 | -109.3 | -28.9 | 0.8 | | | | | SS | 400 | 49 | 82.3 | 39.86 | -111.3 | -29.19 | 0.8 | | | | Fig.4. 2: Voltage gain and phase of class-AB OTA Fig.4. 3: Common mode gain without CMFB in continuous line and with CMFB in dotted line Fig.4. 4: DC transfer characterist with CMFB Fig.4. 5: Histogram of dc common-mode gain; a) original topology; b) proposed # 4.2 Peluso N-P Fig.4. 6: Single ended class AB OTA proposed In single-ended operational amplifier closed in non-inverting configuration, when voltages below the volt are used, the resulting reduction in input dynamics becomes a limit whit to compare. In single-ended operational amplifier closed in non-inverting configuration in fact the input signal I see it all as a common mode. So somehow, the input common mode dynamics tells me what the signal dynamics I can apply. In the original structure, the common mode dynamics is a crooked half, so then I find myself working on the common mode that is not centered or even less exploiting the dynamics I have. In this section I propose a possible way to increase the input dynamics of a structure based on a Peluso topology, designed to run at 0.6 Volts of power supply. In Table 4.5 are reported the MOSs shape ratio used to realize the proposed circuit. As seen in the previous chapters, Peluso's topology bases its working principle on FVF and Differential FVF (FVFD). The topology discussed in the previous chapters included the use of FVFs, implemented with P-type MOS transistors, which had the task of mirroring currents towards the output branches and FVFD, implemented with N type transistor MOS, which, in addition to mirroring currents to the output branches handled the differential input signal. The basic idea is to replace P-type FVFs with FVFD always of type P as shown in Fig.4.6. In order to obtain a double common mode dynamics compared to the originary Peluso topology is necessary adopt some circuital solutions. To make everything work properly I had to add a level to the conventional FVF, as shown in Fig.4.6. The MOS M1, M1b, M8, M8b, M4, M4b, M11, M11b transistors have all been splitted. In this way I can fix a bias on one of the two gate and the signal on the other, ensuring the correct operation of all devices. In Fig.4.7 there are three curves, the one with the dotted line is obtained from the circuit of Fig.4.6 by fixing a bias on all the MOSs of the two FVFDs of type P and leaving the N type FVFDs as in Fig.4.6. The dash dotted line represents the dual case of the one described above. The continuous line represents the case where signals and bias are set as shown in Fig.4.6. Depending on how I departs the split MOS area I can get more or less gain voltage or more or less dynamic. If I decide to make the MOS on which I apply the signal respect to that on which I apply the bias I get a gain increase and a decrease in dynamic. | Table 4.5 | | | | | | | | | |---------------------|--------|-------|--|--|--|--|--|--| | Aspect ratio of OTA | | | | | | | | | | M | W[µm] | L[μm] | | | | | | | | 1,8 | 11.92 | 0.04 | | | | | | | | 1b,8b | 10.34 | 0.04 | | | | | | | | 3,10 | 32 | 0.04 | | | | | | | | a | 0.382 | 0.12 | | | | | | | | 4,11 | 20.78 | 0.04 | | | | | | | | 4b,11b | 17.52 | 0.04 | | | | | | | | 5,12 | 66.4 | 0.04 | | | | | | | | b | 2.041 | 0.12 | | | | | | | | n1,n2 | 15.89 | 0.12 | | | | | | | | n3,n4 | 0.196 | 0.24 | | | | | | | | p1,p2 | 1.073 | 0.12 | | | | | | | | p3,p4 | 1.236 | 0.24 | | | | | | | | n5,n6 | 0.159 | 0.12 | | | | | | | | n7,n8 | 0.196 | 0.24 | | | | | | | | p5,p6 | 102.65 | 0.12 | | | | | | | | p7,p8 | 1.236 | 0.24 | | | | | | | Fig.4. 7: Input common mode of proposed class-AB OTA in case described by Table 4.6 Table 4.6 shows the results of simulations in the Virtuoso CADENCE environment in case the original MOS width (W) is divided into half. In Table 4.7 shows the results obtained from the simulations in the case in which the width of the MOS in which it is applied the signal is nine times greater than that of the MOS on which to apply the bias. From the data in Tables 4.6 and 4.7 I note that the proposed topology compared to Peluso's single-ended version leads to an increase in the voltage gain of about 6 dB, an increase of unity-gain frequency and an increase in dynamic. | | Table 4.6 | | | | | | | | | | |-----|---------------------------------------------------------------------|-------|-------|-------|---|-----|--|--|--|--| | | MOS width divided by a ratio of 50% | | | | | | | | | | | | AV <sub>dif</sub> mφ fu AV <sub>cm_dc</sub> AV <sub>cm_pk</sub> VDD | | | | | | | | | | | N | 28.29 | 83.9 | 11.2 | -37 | - | 0.6 | | | | | | P | 28.07 | 85.75 | 10.96 | -35.7 | - | 0.6 | | | | | | N+P | N+P 34.2 76.8 21.74 -30 - 0.6 | | | | | | | | | | | Table 4.7 | | | | | | | | | | | |-----------|---------------------------------------------------------|---------------------------------------------------------------------|-------|-------|---|-----|--|--|--|--| | | MOS width divided by a ratio of 90% signal and 10% bias | | | | | | | | | | | | $AV_{dif}$ | AV <sub>dif</sub> mф fu AV <sub>cm_dc</sub> AV <sub>cm_pk</sub> VDD | | | | | | | | | | N | 33.39 | 76.76 | 19.79 | -32.4 | - | 0.6 | | | | | | P | 33.17 | 79.83 | 19.53 | -30.6 | - | 0.6 | | | | | | N+P | N+P 39.3 67.19 37.39 -25.48 - 0.6 | | | | | | | | | | Fig.4. 8: Input common mode of proposed class-AB OTA in case described by Table 4.6 Fig.4. 9: Voltage gain and phase of proposed class-AB OTA in case described by Table 4.7 Fig.4. 10: Common mode gain of proposed class-AB OTA in case described by Table 4.7 # # 4.3 Ramirez-Angulo improvement Fig.4. 11: a)Originary topology b) Common mode generation block The Ramirez-Angulo topology was presented in Chapter 2 and is shown in Fig.4.12, from the point of view of consumption it is not preferable to the other three analyzed in Chapter 2. In order to function as class AB, it needs an auxiliary circuit, shown in Fig.4.12(b), to calculate the input common mode signal. To further reduce power consumption without affecting performance, include the common mode generation block within the cell as shown in Fig.4.12. In Table 4.8 are reported the MOSs shape ratio used to realize the originary circuit while in Table 4.10 are those of the proposed circuit. Table 4.9 summarizes the performance of Ramirez-Angulo's originary topology. | Table 4.8 | | | | | |----------------------------------------|-------|-------|--|--| | Aspect ratio of originary class AB OTA | | | | | | M | W[μm] | L[μm] | | | | 1,1A | 0.175 | 0.04 | | | | 2 | 0.6 | 0.04 | | | | 3 | 0.32 | 0.12 | | | | 4,4A | 6.55 | 0.24 | | | | 5,5A | 0.33 | 0.12 | | | | 6,6A | 0.68 | 0.12 | | | | 7,7A | 0.155 | 0.2 | | | | 8,8A | 0.155 | 0.12 | | | | 9,9A | 0.68 | 0.2 | | | | 17,20 | 0.12 | 0.04 | | | | 18,19 | 0.42 | 0.04 | | | | Table 4.9 | | | | | | | | |-----------------------------------------------|---------------------------|-----------|-------------|-----------------------------|-----------------------------|------------|--------------------------| | Performance of the topology shown in Fig.4.11 | | | | | | | | | case | AV <sub>dif</sub><br>[dB] | тф<br>[°] | Fu<br>[MHz] | AV <sub>cm_dc</sub><br>[dB] | AV <sub>cm_pk</sub><br>[dB] | VDD<br>[V] | Ι <sub>τοτ</sub><br>[μΑ] | | originary | 26.77 | 90.19 | 39.98 | -18.21 | - | 1.2 | 50 | Fig.4. 12: Proposed topology In order to insert the common mode generation block into the structure of Fig.4.11(a) I splits the FVF used in the originary structure and I adding a MOS in triode in the FVF as shown in Fig.4.12. This solution allows me to get the results summarized in Table 4.11. In Table 4.10 are reported the MOSs aspect ratio of the proposed topology. From the comparison of the results reported in Tables 4.9 and 4.11 it is noted that a noticeable improvement of the common mode gain and therefore CMRR is obtained. Another improvement is the ability to provide a not limited currents to the load in the presence of a large input signal applied, as shown in Fig.4.20. | <b>Table 4.10</b> | | | | | |---------------------|-------|-------|--|--| | Aspect ratio of OTA | | | | | | M | W[μm] | L[μm] | | | | 0,0A | 0.15 | 0.12 | | | | 1,1A | 0.175 | 0.04 | | | | 2, <mark>2A</mark> | 0.315 | 0.12 | | | | 3, <mark>3A</mark> | 0.22 | 0.12 | | | | 4,4A | 6.55 | 0.24 | | | | 5,5A | 0.33 | 0.12 | | | | 6,6A | 0.68 | 0.12 | | | | 7,7A | 0.155 | 0.2 | | | | 8,8A | 0.68 | 0.12 | | | | 9,9A | 0.31 | 0.2 | | | | 25,26 | 0.16 | 0.2 | | | | Table 4.11 | | | | | | | | |--------------------------------------------------------|-------------------|-------|--------|---------------------|---------------------|-----|-----------------------------------| | Performance of the proposed topology shown in Fig.4.12 | | | | | | | | | case | AV <sub>dif</sub> | тф | fu | AV <sub>cm_dc</sub> | AV <sub>cm_pk</sub> | VDD | Ι <sub>τοτ</sub><br>[μ <b>Α</b> ] | | 1 | 24.78 | 91.69 | 36.036 | -1.35 | - | 1.2 | 46 | | 2 | 24.78 | 91.69 | 36.025 | -41.29 | - | 1.2 | 46 | | 1-proposed without correction | | | | | | | | 1-proposed without correction 2-proposed with correction Fig.4. 13: Voltage gain and phase of the originary topology Fig.4. 14: Common-mode voltage gain for the two cases (1-2) of the originary topology Fig.4. 15: Currents of the input differential transconductor of the originary topology Fig.4. 16: Voltage gain and phase of the proposed topology Fig.4. 17: Common-mode voltage gain for the two cases (1-2) of the proposed topology Fig.4. 18: DC transfer characteristic of the proposed topology Fig.4. 19: Currents of the input differential transconductor of the proposed topology ## 4.4 Double Folded Fig.4. 20: Step 1 to obtain a class AB topology Fig.4. 21: Class AB proposed topology Mainly I focused on symmetrical structures and tried to see if from the Peluso topology I could get a folded structure with good performance. Considering the left-part from the dashed red line of the circuit shown in Fig.4.20, the MOS M1, M1b, M3 and M4, M4b, M5 form the FVFDs realized respectively with N type and P type MOSs. The first MOS triad will be indicated with N-FVFD and the second with P-FVFD. In the original Peluso topology, N-FVFD was used to mirror current from below and to supply current to P type FVF (P-FVF) which in turn mirrored it downwards. In the topology shown in Fig.4.20, FVFDs are not used as current mirrors but are used to exploit their ability to provide so much current that varies with the input differential signal. In this way I get two single-ended structures with performance summarized in Table 4.13. The input differential transducer delivers currents that have a typical class AB trend but then saturate. To obtain a fully differential class AB structure I changed the circuit of Fig.4.20 to that of Fig.4.21. The MOS M7,14, Mb12 are splitted respectively in the MOS M33,35, Mb while the MOS M6,13, Ma12 are splitted respectively in the MOS M34,36, Mb, with shape ratio shown in Table 4.12. MOS 33,34,35,36 have been chosen with a width (W) of approximately one third (W/3) of the starting point. | Table 4.12 | | | | | | | | | | | |------------|------------------------------|-------|--|--|--|--|--|--|--|--| | | Aspect ratio of OTA | | | | | | | | | | | M | W[µm] | L[μm] | | | | | | | | | | 1,9 | 0.525 | 0.04 | | | | | | | | | | 1b,8 | 0.175 | 0.04 | | | | | | | | | | 3,10 | 0.525 | 0.12 | | | | | | | | | | 34,36 | W <sub>6,13</sub> /3=0.175 | 0.12 | | | | | | | | | | a | 0.12 | 0.28 | | | | | | | | | | a1 | 0.325 | 0.12 | | | | | | | | | | 4,11 | 6.55 | 0.24 | | | | | | | | | | 4b,31 | 4.94 | 0.24 | | | | | | | | | | 5,12 | 0.37 | 0.12 | | | | | | | | | | 33,35 | W <sub>7,14</sub> /2.7=0.185 | 0.12 | | | | | | | | | | b | 0.27 | 0.12 | | | | | | | | | | <b>b1</b> | 1.07 | 0.12 | | | | | | | | | | b12 | 0.65 | 0.12 | | | | | | | | | | 7,14 | 0.5 | 0.12 | | | | | | | | | | 7a,14b | 9.91 | 0.12 | | | | | | | | | | a12 | 0.13 | 0.12 | | | | | | | | | | 6,13 | 0.525 | 0.12 | | | | | | | | | | 6a,13a | 1.82 | 0.12 | | | | | | | | | | Table 4.13 | | | | | | | | | | | |-----------------------------------------------|--------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Performance of the topology shown in Fig.4.21 | | | | | | | | | | | | case | case AV <sub>dif</sub> mφ fu AV <sub>cm dc</sub> AV <sub>cm pk</sub> VDD | | | | | | | | | | | SE | | | | | | | | | | | | SE= Single-En | SE= Single-Ended | | | | | | | | | | On the gate terminals of M7,14 where there was only one bias before, there is now a bias plus a signal that is supplied by the P-FVFD. Similarly on the gate terminals of M6,13 there is now a bias plus a signal that is supplied by the N-FVFD. The gate terminals of the MOS M33,34,35,36 are applied to the signals as shown in Fig.4.21. Depending on how the ratio between the "W" of split MOS is unbalanced, I can get more or less gain voltage. By unbalancing the "W" ratio in favor of M33,34,35,36 I get less gain and a deterioration in the DC transfer characteristic. The shape ratio I chose was the one that gave me a good compromise between the gain and the linearity of the DC transfer characteristic. The results obtained are shown in Table 4.14. | Table 4.14 | | | | | | | | | | | |-----------------------------------------------|--------------------------------------------------------------------------|------|------|------|---|-----|--|--|--|--| | Performance of the topology shown in Fig.4.22 | | | | | | | | | | | | case | case AV <sub>dif</sub> mφ fu AV <sub>cm dc</sub> AV <sub>cm pk</sub> VDD | | | | | | | | | | | 1 | 49.2 | 85.5 | 58.2 | 17.4 | - | 1.2 | | | | | | 2 | 49.2 | 85.5 | 58.2 | -11 | - | 1.2 | | | | | | 1- without triode CMFB | | | | | | | | | | | | 2- with triode ( | CMFB | | | | | | | | | | Fig.4. 22: Voltage gain and phase of the topology of Fig.4.21 Fig.4. 23: Common-mode voltage gain for the topology of Fig.4.21 Fig.4. 24: DC transfer characteristic Fig.4. 25: Currents of the input differential transconductor of the original topology compared to proposed # Chapter 5 If I wanted to design a class AB amplifier for Switched Capacitor (SC) applications such as Sample and Hold, A/D converters or generally applications where fast transients are required and where a fundamental specification is that of settling time, how should I proceed? If I were to design a Class A amplifier intended for the design of a Sample and Hold, I would know how to proceed. Fig.5. 1: a) Sample and Hold Amplifier; b) Sample and Hold Amplifier in phase of sample Fig. 5.1b represents a SHA in the hold phase $(\phi_2)$ with the capacitance between the input and the output. The generator $V_{in}$ is the equivalent of the voltage value stored during the sample phase $(\phi_1)$ . In a class A amplifier the settling time (ts) is limited by the unit gain frequency (fu) and the slew rate of the operational amplifier. I assumed that the amplifier is a single stage with a dominant pole, so its transfer function will be of the following type: $$A = -\frac{A_0}{1+s\tau} \tag{5.1}$$ where $A_0$ represents continuous gain (dc gain). The transfer function between input and output is equal to: $$\frac{V_o}{V_{in}} = -\frac{A}{1 - A\beta} \cong -\frac{1}{1 + s\frac{\tau}{A_o}} = -\frac{1}{1 + \frac{s}{2\pi f_u}} \Rightarrow \omega_{-3dB} = 2\pi f_u$$ (5.2) Having chosen a negative sign to express the gain "A" in 5.1, 5.2 shows a negative sign to denominator. The system has a unitary feedback factor $(\beta)$ and the bandwidth of the system coincides with the unitary gain frequency of the amplifier. In the hold phase, the system must produce as an output a step of amplitude equal to $V_{\rm in}$ . In the domain of time there are two phases for the output voltage: a linear phase limited by the amplifier's slew rate and a phase with exponential trend limited by the maximum time that can last the settling time. In case both phases have the same duration, the maximum time that may last the hold phase is half of the sampling period Ts. $$\begin{cases} V_{out}(t) = SR * t & per \ t < t_{slew} \\ V_{out}(t) = V_{fin}(t) - [V_{fin}(t) - V(t_{slew})]e^{-(t - t_{slew})/\tau} & per \ t_{slew} < t < \frac{T_s}{2} \end{cases}$$ (5.3) Fig.5. 2: Response to input step The settling time (ts) is the time that the output (Vout(t)) settles down in an error band $\pm \epsilon$ . If I have a single pole function, the output voltage stabilizes exponentially (ideal case). In real case there is the slew rate, as shows in Fig.5.2, and in a class A operational amplifier in the first part of the curve it go as a ramp and in the second part of the curve as exponential. The exponential term represents the error between the input voltage and the output voltage. Choosing a high slew rate leads to less restrictive constraints on the minimum polarization current of the amplifier, useful for Low Power applications. From the definition of slew rate I get a relationship that links the polarization current of the amplifier with settling time (ts). $$SR = \frac{I}{C} = \frac{2V_{ref}}{t_{slew}} \rightarrow I \ge C \frac{2V_{ref}}{t_{slew}}$$ (5.4) where 2Vref is the input range, and "I" is the output amplifier current that flow in a capacitive load (C). I can use higher value currents to improve the performance of the slew rate and improve settling time. So in the design of the amplifier I must reach a compromise between: the unitary frequency that limits the settling time and the current which, in addition to limiting the slew rate, is the direct cause of the increase in power consumption. For example, in a Class A design, I can decide that 20% of the time (ts) I want to be in Slave Rate (SR) and given the load capacitance, using the first of the equations (5.3) and equation (5.4) I can derive the current to bias. Depending on the residual time (80%), using the second of the equations (5.3), I obtain the unit gain frequency (fu) which I must have and in function of this design the operational amplifier. Given a specification on settling time, is it possible for class AB to use the same procedure as its class-A counterpart? NO, because the part of the curve in which a class A is in slewing as shown in Fig.5.2, in a class AB I don't know what is the link between time and current. I have no idea what the link between the size of the amplifier and the settling time is. I'm looking for a formula that connects the setting time to the parameters of my circuit and one that connects the consumption to the circuit parameters. In the end, I will look for the sizing that gives me a settling time less than or equal to a certain specification. If the operational amplifier is in class AB, the part of curve that in the class A is linear (constant current), in a class AB becomes complicated. If I have to design a class AB operational amplifier, how do I do it? - 1) I choose how to make the basic cell - 2) I choose an operational structure in which to use it The baseline cell modes are: 1-double transconductor (cross-coupled pair) 2-adaptive biasing (differential cell where the current generator is not constant, however, the two transistors have in common the emitters. 3-the Peluso topology does not have the emitters in common (it is not a variable current differential cell), it is a differential structure where by applying the signals properly I can make the behavior resemble the differential but does not have a limit on current. To make the basic cell (OTA) the most efficient is that used by Peluso. To do the operational amplifier the simplest is the one that uses the current mirror. Nobody forbids taking Peluso and making a folded cascode (as long as we manage the complications that come out of it). In this chapter, a study will be conducted on the connection between the output current and the input voltage of a class AB OTA. The accounts will be carried out on the Peluso single ended topology, but the results can be extended to fully differential structures and to all symmetrical OPAs that follow a law of the type: $$I_{1,2} = K(V_B \pm v_i)^2$$ specifically to all the topologies discussed in Chapter 2. A single pole model will be proposed which in reality is a valid approximation for large phase margin. # 5.1 Peluso single ended (SE) topology [1] Fig. 5. 3: Class AB OTA single ended based on Peluso topology As case of study, I look at the Peluso topology in the single ended version as shown in Fig.5.3. Terminal $V_1$ is the inverting one while $V_2$ is the non-inverting one. The circuit of Fig.5.3 was characterized by the point of view of the large signal, taking into account that the MOS behaves as a voltage controlled current source. The equation that describes its large signal behavior is given by: $$I_{\rm D}^{\rm sat} = k(V_{GS} - V_T)^2 \tag{5.5}$$ The model describing the operation of a n-type MOS in the saturation zone is illustrated in Fig.5.4. Fig.5. 4: Large-signal model of saturated n-MOS The characteristic curve of the drain current $I_D$ according to the input voltage $V_{GS}$ is described in Fig.5.5. Fig. 5. 5: Large-signal I<sub>D</sub>-V<sub>GS</sub> characteristic curve in saturation region #### 5.2 Study at large signal For the study at large signal, the circuit of Fig.5.3 can be schematized as that shown in Fig.5.6. The conventional current mirrors (no FVF) have been replaced by ideal current-controlled current sources. The Flipped Voltage Follower (FVF) (M3a,b) was schematized with a voltage controlled current source while M1a,b and M2a,b was schematized as an ideal voltage buffer. The control voltage is equal to the voltage applied between terminals V1 and V2. Fig.5. 6: Circuit equivalent to a large signal of the one shown in Fig.5.3 By applying a differential mode signal between input terminals V1 and V2, of the type: $$V_1 = \frac{V_{id}}{2} \tag{5.6}$$ $$V_2 = -\frac{V_{id}}{2} (5.7)$$ The differential mode signal results: $$V_1 - V_2 = V_{id} (5.8)$$ In Fig.5.7 the currents I1 and I2 are shown as a function of the differential mode signal. In Fig.5.8 is shown the trend of the load current ( $I_L$ ). The trend of the curve can be seen as the sum of two curves, one linear in the case of $|V_{id}| < V_{GS} - V_T$ where the contributions of $I_1$ and $I_2$ are due. The second trend, for $|V_{id}| > V_{GS} - V_T$ , due only to a current contribution $I_1$ or $I_2$ has a quadratic pattern. At this point two cases can be distinguished: Fig.5. 7: Currents (I<sub>1</sub>,I<sub>2</sub>) depending on the signal Vid ## Case 1: $|V_{id}| < V_{GS} - V_T$ In this case, both currents $I_1$ and $I_2$ are present. The respective equations are given by: $$I_1 = I_{UP} = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (5.9) $$I_2 = I_{DWN} = K(V_{GS} - V_{id} - V_T)^2 = K(V_{OVQ} - V_{id})^2$$ (5.10) Writing the Kirchhoff equation for the equilibrium of currents at the output node, you get: $$I_{L} = I_{UP} - I_{DWN} = K(V_{GS} + V_{id} - V_{T})^{2} - K(V_{GS} - V_{id} - V_{T})^{2} =$$ $$= 4K(V_{GS} - V_{T})V_{id} = 4K(V_{OVQ})V_{id}$$ (5.11) The equation (5.11) shows that the output current trend in the case considered is linear. Case 2: $|V_{id}| > V_{GS} - V_T$ In case 2 only one current $(I_1 \text{ or } I_2)$ should be considered as a branch is cut off. The respective equations are given by: $$I_{UP} = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (5.12) $$I_{DWN} = 0 ag{5.13}$$ Writing the Kirchhoff equation for the equilibrium of currents at the output node, you get: $$I_{L} = I_{UP} - I_{DWN} = I_{UP} = K(V_{OVQ} + V_{id})^{2}$$ (5.14) Equation (5.14) shows that the output current has a quadratic pattern. The equations (5.11) and (5.14) are valid for all topologies described in chapter 2. ## 5.3 Simplified model and equation for non linear trend I-V To estimate the settling time of the OTA of Fig.5.3, the latter was closed in buffer configuration. The terminal indicated by $V_1$ was connected to the output terminal while a voltage step was applied to terminal $V_2$ . Fig.5.9 shows the simplified scheme of the circuit of Fig.5.3 closed in a buffer configuration. Fig.5. 9: Simplified model of the circuit of Fig.5.3 with buffered OTA Fig.5. 10: Model of the circuit in Fig.5.3 in a buffer configuration I hypothesize that I have applied as input a large step and the capacitor is charged to a value so that the $V_{id}$ signal is larger than the overdrive voltage ( $V_{ov}$ ). Given the hypotheses I am in the condition described by case 2, in which $V_{id} > V_{GS} - V_{T}$ . In this case assume that my f(t), shown in Fig.5.10, is equal to equation (5.12): $$f(t) = I_1 = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (5.12) So I can write: $$f(t) = k(V_{OVQ} + V_{id})^{2}$$ (5.15) Having closed the OTA as buffer the differential input signal can be written as: $$V_{id}(t) = V_i(t) - V_o(t)$$ (5.16) Considering the circuit in Fig.5.10, I can write the Kirchhoff equation for the equilibrium of currents at the output node, I get: $$f(t) = \frac{V_o}{R} + C \frac{dV_o}{dt}$$ (5.17) From the accounts carried out in appendices, a nonlinear differential equation of the type is obtained: $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{1}{C} (2kV_i + 2kV_{OVQ} - \frac{1}{R}) V_o + \frac{k}{C} (V_{OVQ} + V_i)^2$$ (5.18) The equation (5.18) can be relate to a known equation under the name of "Riccati equation [2]". In case that 1/R can be negligible, the (5.18) can be written as: $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{k}{c} 2(V_i + V_{OVQ}) V_o + \frac{k}{c} (V_i + V_{OVQ})^2$$ (5.19) If I put the term: $$\left(V_{i} + V_{OVO}\right) = f(t), \tag{5.20}$$ I can rewrite: $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{k}{C} 2f(t) V_o + \frac{k}{C} f_{(t)}^2$$ (5.21) From the accounts carried out in the appendix I prove that: $$f(t) = (V_i + V_{OVO}) = costant , (5.22)$$ is a solution of equation (5.19). Considering (5.20), (5.18) I can write it in the most compact form: $$\frac{dV_{o}}{dt} = \frac{k}{c}V_{o}^{2} - \frac{k}{c}2\alpha f(t)V_{o} + \frac{k}{c}f_{(t)}^{2}$$ (5.23) Its integration is possible if its particular integral $y(x) = y_1(x)$ is known. In this case with appropriate changes of the variable, it can be brought back to a Bernoulli equation which in turn becomes a linear equation. With appropriate math steps in the appendix, I get a solution of the type: $$y = y_1 - \frac{e^{-\int (A - 2y_1 B) dx}}{\int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k}$$ (5.24) where y<sub>1</sub> is: $$y_1 = \overline{V_0} = \beta f(t) \tag{5.25}$$ and represents a particular solution of Riccati's equation, $\beta$ is calculated in appendix. Solving the integrals that appear in equation (5.24), I can write the general solution of Riccati's equation as: $$V(t) = \overline{V_0} - \frac{1}{[-\frac{B}{T} + Qe^{Tt}]}$$ (5.26) The integration constant is given by: $$Q = \frac{1}{y_1 - y_0} + \frac{B}{T} \tag{5.27}$$ The terms B, T, Q are explained in the appendix. ## 5.4 Differential equation solution for I-V linear trend When the load capacitance ( $C_L$ ) is discharged, $V_{id}$ tends to decrease, and at some point I have the condition described by case 1 ( $|V_{id}| < V_{GS} - V_T$ ). For convenience, carry out the equations in paragraph 5.2 regarding the case study 1, where the current dependence on the differential voltage is linear. Case 1: $|V_{id}| < V_{GS} - V_T$ $$I_1 = I_{UP} = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (5.9) $$I_2 = I_{DWN} = K(V_{GS} - V_{id} - V_T)^2 = K(V_{OVO} - V_{id})^2$$ (5.10) $$I_{L} = I_{UP} - I_{DWN} = 4K(V_{OVQ})V_{id}$$ (5.11) Considering "Case 1" ( $|V_{id}| < V_{GS} - V_T$ ), a current is obtained from the difference of two current inputs generated by the two branches of Fig.5.6. $$f(t) = I_1 - I_2 = 4K(V_{OVO})V_{id}$$ (5.12) Taking into account Fig.5.9 and Fig.5.10, I can write the input differential signal such as: $$V_{id}(t) = V_i(t) - V_o(t)$$ (5.16) writing the Kirchhoff equation for the equilibrium of currents at the output node of the circuit depicted in Fig.5.10, I get: $$f(t) = \frac{V_0}{R} + C\frac{dV_0}{dt}$$ (5.28) which is a first-order differential equation of the type: $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + A(t)\mathrm{V_o} = \mathrm{B(t)} \tag{5.29}$$ The equation (5.29) is a non homogeneous linear equation that has a known solution. The general solution is of the form: $$V_{o} = \frac{\int e^{\int A(t)dt} B(t)dt}{e^{\int A(t)dt}}$$ (5.30) from the accounts carried out in the appendix, the equation (5.30) can be written as: $$V_{o} = \frac{\int e^{\int A(t)dt}B(t)dt}{e^{\int A(t)dt}} = \frac{\frac{B}{A}e^{A\cdot t} + c}{e^{A\cdot t}} = \frac{B}{A} + c \cdot e^{-A\cdot t}$$ (5.31) where. $$A(t) = \left(\frac{4KV_{OVQ}}{C} + \frac{1}{CR}\right) \tag{5.32}$$ $$B(t) = \frac{4K(V_{OVQ})V_i}{C}$$ (5.33) I can rewrite the (5.31) as: $$V_{o}(t) = \frac{V_{i}}{1 + \frac{1}{4KRV_{OVQ}}} + ce^{-A \cdot t} = \rho V_{i} + ce^{-A \cdot t}$$ (5.34) the integration constant can be calculated by imposing the initial condition: $$V_{0}(0) = V_{i} - V_{ovg}$$ (5.35) $$c = V_i(1 - \rho) - V_{ovg} < 0 \tag{5.36}$$ ## 5.5 Calculation of the proposed model's settling time Fig.5. 11: Model proposed The circuit shown in Fig.5.11 shows the proposed model for studying the behavior of an "OTA" in class AB in a buffer configuration under suitable hypotheses. Resistance R represents the equivalent that is seen at the output of the circuit of Fig.5.3 while the capacitance CL is equivalent to that used in the circuit of Fig.5.3. The function f(V<sub>id</sub>), describes the behavior of a voltage-controlled current source that follows the laws given by the equations (5.37). The model of Fig.5.11 is valid in the hypothesis where the circuit of Fig.5.3 is a single pole or dominant pole condition. In reality I have a second pole that is introduced by the current mirror so in fact the hypothesis I'm doing is to have a structure with a wide phase margin ( $\geq 70^{\circ}$ ). Obviously the currents of the real circuit and those of the model must be described by the same set of equations. $$f(v_{id}) = \begin{cases} 4kV_{ovq}V_{id} & |V_{id}| < V_{ovq} \\ sgn(V_{id})k(V_{ovq} + V_{id})^2 & |V_{id}| > V_{ovq} \end{cases}$$ 5.37) Since the circuit of Fig.5.11 is in a buffer configuration, the link between input and output can be expressed as: $$V_{id} = V_i - \beta V_0 \tag{5.38}$$ with $\beta=1$ . The initial condition is: $$V_o = A_{VF}V_i \tag{5.39}$$ where $A_{VF}$ is the closed loop gain, and it can be expressed as: $$A_{VF} = \frac{A_V}{1 + \beta A_V} \tag{5.40}$$ where A<sub>V</sub> is the open loop gain and is given by: $$A_V = G(V_{id} = 0)R (5.41)$$ where G is the transconductance and is given by: $$G(V_{id}=0) = 4kV_{ovq}N_{cm} (5.42)$$ where Ncm is current mirror gain factor. R, is given by: $$R = \frac{R_o}{N_{cm}} \tag{5.43}$$ If I assume that N<sub>cm</sub>=1, the regime output voltage is: $$4kV_{ovq}(V_i - V_o) = \frac{V_o}{P}$$ (5.44) $$4kV_{ovq}(V_i - V_o) = \frac{V_o}{R}$$ $$V_o = \frac{4kRV_{ovq}}{1 + 4kRV_{ovq}}V_i \qquad (V_o = V_i \text{ for } R \to \infty)$$ (5.44) To test the performance of the model, I consider an input step, defined as: $$V_i(0^-) = V_1 \tag{5.46}$$ $$V_i(0^+) = V_2 = V_1 + \Delta \qquad \Delta > V_{ovq}$$ (5.47) $$V_{id}(0^{+}) = V_2 - \frac{4kRV_{ovq}}{1 + 4kRV_{ovq}}V_1 > V_{ovq} \qquad (V_1 < 0)$$ (5.48) Fig.5. 12: Input voltage step response The settling time, due to step response, can be written as the sum of two contributions, given by: $t_{set}=t_1+t_2$ (5.49) Time $t_1$ is due to the case where the current flowing in the load ( $I_L$ ) is nonlinear (case 2) while $t_2$ is due to the case where the current $I_L$ has a linear trend (case 1). #### 5.5.1 Time calculation t<sub>1</sub> To calculate the time $t_1$ I have to consider the case in which | Vid |> Vov where only one of the currents generated by the differential input transconductor, of the circuit of Fig.5.3, will be mirrored to the output. The current generator $f(V_{id})$ will provide a current that follows a quadratic law according to what is written in the second of equations (5.37). Expliciting the connection between input voltage and output voltage, I have $$V_{id} = V_i - V_0 \tag{5.50}$$ taking into account the differential input voltage value (Vid) that makes me pass from nonlinear to linear behavior, I can write $$V_{id} = V_{GS} - V_{T} = V_{i} - V_{0} = V_{ov}$$ (5.51) By expressing the output voltage Vo as a function of $V_{ov}$ and indicating with $t_1$ , the time instant in which the output voltage reaches the final value, I have: $$V_0(t_1) = V_i - V_{ov} (5.52)$$ For convenience, carry some equations obtained for the calculation of the integral of the Riccati equation and reported in appendix. The particular integral of Riccati's equation is given by: $$y_1 = \overline{V_0} = \beta f(t) \tag{5.25}$$ The general solution of Riccati's equation is: $$V(t) = \overline{V_0} - \frac{1}{[-\frac{B}{T} + Qe^{Tt}]}$$ (5.26) The integration constant is given by: $$Q = \frac{1}{y_1 - y_0} + \frac{B}{T} \tag{5.27}$$ I'm going to impose the condition that allows me to get t<sub>1</sub>: $$V_0(t1) = V_i - V_{ov} = \overline{V_0} - \frac{1}{\left[-\frac{B}{T} + \left(\frac{1}{\overline{V_0} - y_0} + \frac{B}{T}\right)e^{Tt}\right]}$$ (5.53) with some analytical passages, reported in appendix, I can write: $$t_1 = \frac{1}{T} \ln \left( \frac{\frac{B}{T} - \frac{1}{(V_1 - V_{0V} - \overline{V_0})}}{\frac{1}{\overline{V_0} - V_0} + \frac{B}{T}} \right)$$ (5.54) #### 5.5.2 Time calculation t<sub>2</sub> To calculate the time $t_2$ I have to consider the case in which | Vid |< Vov where both the currents generated by the differential input transconductor, of the circuit of Fig.5.3, will be mirrored to the output. The current generator $f(V_{id})$ will provide a current that follows a linear law according to what is written in the first of equations (5.37). In the section 5.6, the general solution of the differential equation in the linear zone was found, which carry over for convenience: $$V_{o}(t=0) = \frac{V_{2}}{1 + \frac{1}{4KRV_{OVO}}} + ce^{-A \cdot t} = \rho V_{2} + ce^{-A \cdot t}$$ (5.34) Where "c" is the integration constant and is given by: $$c = V_2(1 - \rho) - V_{\text{ovq}} < 0 \tag{5.36}$$ The settling time with an error $\varepsilon$ is given by: $$V_0 = \rho V_2 - \rho (V_2 - V_1)\varepsilon \tag{5.55}$$ imposing such a condition I can write: $$\rho V_2 - \rho (V_2 - V_1) \varepsilon = \rho V_2 + c e^{-At_2} = \rho V_2 - |c| e^{-At_2}$$ (5.56) with some analytical passages, reported in appendix, I can write: $$t_2 = \frac{1}{A} \ln \frac{|c|}{\varepsilon \rho (V_2 - V_1)} \tag{5.57}$$ #### 5.6 Model Validation In the creation of an integrated electronic circuit, four steps can be identified: - 1. design, - 2. manufacture, - 3. packaging, - 4. test. The most important aspect of this section is that of design. This can be distinguished in three phases: ideation and modeling, optimization, validation. Idea and modeling consists of transforming an idea into a model that manages to enclose in itself the function that the system will have to carry out. Specifically, my model will implement the function defined by the equations (5.11 and 5.14) in order to get a behavior similar to that of an class AB OTA described by the same set of equations. Modeling plays a crucial role in design and must be rigorous, as general as possible and easy to interpret. There are several ways to describe a model, among which can be cited: the Hardware Description Language (HDL), the flow charts, the schematic, and the geometric layout at the physical level of the circuit. The model in question has been implemented in CAD (Virtuoso CADENCE) as shown in the Fig5.13 and modeling the behavior of the Peluso topology in the single ended version. Fig.5. 13: Circuital implementation of the class AB OTA original model Since the equations (5.14) used to describe the current behavior of the OTA in question follow a quadratic law, the choice of devices to be used fell on those who followed as much as possible a quadratic law to describe their behavior. Then, to implement the circuital model, the I/O devices, of the technology with 40 nm production process provided by STMicroelectronics, are used. I/O devices have a channel length of 270 nm and have a more quadratic characteristic (Id-Vgs) than devices with a channel length of 40 nm. The behavior of the circuit shown in the Fig.5.13 is described by the equation set (5.11 and 5.14) carried out in section 5.2. In section 5.3, by making the appropriate assumptions, an equivalent model of that circuit implemented in CAD was proposed. The equivalent model is shown in Fig.5.11, and its behavior is described by the solution of two differential equations, one is linear of the first order, and the other is nonlinear that takes the name of Riccati's equation. The combination of the solutions of the two differential equations allows to describe the behavior of the equivalent model according to some parameters. The analytic solution due to the combination of the solutions of the two differential equations was subsequently simulated in Matlab environment, using the same parameter values used to perform simulations in CADENCE. Optimization aims to maximize some figures of merit of the system in order to improve its performance. The features that need to be taken into account by optimization can be related to system performance, occupied area, power dissipation, testability, fault tolerance. Validation is finally to verify the consistency of the models used during design as well as the properties of the original model. It consists in obtaining sufficient certainty that the circuit will operate correctly, regardless of any manufacturing faults. Validation is carried out by simulation and verification in Matlab environment and in Virtuoso CADENCE environment. The variables used to describe the circuital model are four: current mirror gain (Ncm), output resistance (R), transconductance (K), and overdrive voltage (Vov). The simulations were carried out by varying one parameter at a time by adopting appropriate arrangements, described below, to prevent the circuit being spolarised. The variables used for validation are summarized in Table 5.1. | Table 5.1 | | | | | | | | | |-------------------------|----------------------------------------------------------------------------------------|---------------------|------------|--|--|--|--|--| | Model variables | | | | | | | | | | alpha | alpha mm Ncm Ro | | | | | | | | | used to vary the MOS | used to vary the MOS used to vary the used to vary the gain of used to vary the output | | | | | | | | | overdrive voltage (Vov) | multiplicity of MOS | the current mirrors | resistance | | | | | | Ro represents the output resistance $(r_{on}||r_{op})$ divided by alpha factor that as default condition is set equal to 1. $$R_o = \left(\frac{r_{on}||r_{op}}{alpha}\right) = \left(\frac{R}{alpha}\right) \tag{5.58}$$ dividing R for the alpha parameter, when varies Vov acting on alpha the gain Av remains constant for a range of values $(1\div3.5)$ . $$r = 2 * \frac{R_0}{Ncm} \tag{5.59}$$ where r represents the resistors depicted in Fig.5.13 and Ncm is the gain of the current mirrors does not affect the gain voltage (Av). The MOS conductance parameter (K) depends on the parameters manufacturing technology and geometric dimensions: $$K = mm\left(\frac{1}{2}\mu_{n,p}C_{ox}\frac{W}{L}\right) \qquad \left[\frac{A}{V^2}\right]$$ (5.60) where: - $\mu$ is the carriers mobility - C<sub>ox</sub> is the oxide capacitance - W is the gate width - L is the gate length - mm is the multiplicity of MOS and is used in design tools. As seen the parameter "K" is proportional to the transistor area and since Vth varies slightly with W, it is preferred to act by varying mm. To keep the bias point unaltered, it needs to be varied appropriately the multiplicity of all the devices present in the circuit of Fig.5.13, including current mirrors as shown in Table 5.2. To vary Vov, I acts on current generators (IB) while maintain constant "W" and "mm" parameters. | Table 5.2 | | | | | | | | | | |--------------------------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|--|--| | Dependence of design variables from model variables | | | | | | | | | | | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | | | | | | | | | | IB0*mm*(alpha) <sup>2</sup> | mm 2*mm 2*R <sub>0</sub> /Ncm I <sub>1,2</sub> *Ncm | | | | | | | | | To vary Vov (so alpha parameter) affects linearity, gain, and bias point. Linearity involves a maximum limit (alpha = 3.5). The gain depends little (in linear zone) on the bias point choices. Table 5.2 shows the dependence of design variables on those used for modeling. The current generator IB depends on the multiplicity of transistors (mm) and alpha parameter. By increasing the multiplicity of transistors, it is also necessary to increase the bias current to keep the bias point unchanged. The output resistors $(r_{0,1})$ of the circuit shown in Fig.5.13 simulates the output resistances of the MOS transistors that would be in a real circuit. R<sub>0</sub> and R<sub>1</sub> in the model of Fig.5.13 are taken equal. Their value is inversely proportional to the alpha value so as to contain the variations that would be on the voltage gain as shown in Table 5.5, where is reported the voltage gain as function of R and R<sub>0</sub>. The output resistors (r<sub>0,1</sub>) are also inversely proportional to the current mirrors gain to maintain constant the gain voltage. The current-controlled current-source (CCCS<sub>1,2</sub>) in the circuit of Fig.5.13 model the behavior of the current mirrors. They read the I<sub>1.2</sub> currents and output them multiplied by an Ncm factor. Tables 5.3 and 5.4 summarize the default condition of my model circuit. Before validation, I performed simulation of the model circuit with "Virtuoso CADENCE" tool to estimate the settling time, leaving all parameters set to their default values. Once the settling time is estimated, I proceeded with the estimate of the transconductance parameter (K) used in the mathematical equations found in the preceding paragraphs. | | Table 5.3 | | | | | | | | | | | |----------------------|---------------------------------|---|----------|----------|----------|-------------------------|---|------|----------|-----------------|----------| | | Bias of the circuit of Fig.5.13 | | | | | | | | | | | | M <sub>0,1,3,5</sub> | | | | | | | | | | | | | W | Г | | $V_{GS}$ | $V_{DS}$ | $V_{th}$ | W | L | | $V_{GS}$ | V <sub>DS</sub> | $V_{th}$ | | [µm] | [µm] | m | [V] | [V] | [V] | [μm] [μm] m [V] [V] [V] | | | | | [V] | | 0.5 | | | | | | | | 0.45 | | | | | | Table 5.4 | | | | | | | | | | | |------------|--------------------------|---|---|---|---|---|--|--|--|--|--| | | Default condition | | | | | | | | | | | | VDD<br>[V] | l l l alnha I mm I Ncm I | | | | | | | | | | | | 2.5 | 5.4 | 1 | 1 | 1 | 1 | 1 | | | | | | | Table 5.5 | | | | | | | | | |-----------------------------------------------------------|-----------------------|--------|--|--|--|--|--|--| | Voltage gain variation in function of α, R, R0 parameters | | | | | | | | | | α | Av(R) | Av(R0) | | | | | | | | 0.5 | 89.45 | 178.9 | | | | | | | | 1 | 210.3 | 210.3 | | | | | | | | 1.5 | 324.3 | 206.2 | | | | | | | | 2 | 419.4 | 209.7 | | | | | | | | 2.5 | 493.4 | 197.36 | | | | | | | | 3 | <b>3</b> 544.3 181.43 | | | | | | | | | 3.5 | 561 | 160.28 | | | | | | | K can be estimated from the $I_D$ - $V_{GS}$ curve of the MOS, or from the I- $V_{id}$ curve of thr OTA. To estimate the K value I exported the "CSV" files of the feature $I_{1,2}$ - $V_{id}$ and the one Id-VGS of the single MOS. Subsequently I imported the "CSV" files in Matlab environment and I estimated the value of "K" by fitting the curves imported from "CADENCE". Fig.5. 14: Fitting of the curve from which it was estimated "Kota2" In Fig.5.14, the current-voltage ( $I_{1,2}$ - $V_{id}$ ) characteristic of the circuit of Fig.5.13 is shown in blue and the curve with which it is fitted is shown in cyan. The value of K was estimated by comparing the general equation of a parabola with that of the drain-current of a MOS in saturation. $$\begin{cases} I_{1,2} = aV_x^2 + bV_x + c \\ I_{1,2} = K(V_{ov} + V_{id})^2 = KV_{id}^2 + 2KV_{ov}V_{id} + KV_{ov}^2 \end{cases}$$ (5.61) where a, b, c are: $$\begin{cases} a = K \\ b = 2KV_{ov} \\ c = KV_{ov} \end{cases}$$ (5.62) Also shown in Fig.5.14 is the parabola equation used to calculate one of the values of K used to estimate the settling time of the proposed model. Fig.5. 15: Fitting of the curve from which it was estimated "Kota1" Fig.5.15 shows that by narrowing the range on which to fit, the result obtained for the estimate of "K" is very good. | | Table 5.6 | | | | | | | | | | |---------------------------------------|-----------|--------|---------|---------|----------|-----------|--|--|--|--| | K-Vth value estimate by "OTA" fitting | | | | | | | | | | | | VGS | Vtho1 | Vtho2 | Vov1 | Vov2 | Kota1 | Kota2 | | | | | | [V] | | | | | | | | | | | | 0.55 | 0.37101 | 0.0518 | 0.17899 | 0.49819 | 1.471e-4 | 6.6239e-5 | | | | | Table 5.7 shows the values of K, Vov and Vth extracted from the equation of the fitting for a VGS value equal to that used in the CADENCE simulation. | | Table 5.7 | | | | | | | | | | |--------------------------------------------|--------------------------------|--------|--------|-----------------|--|--|--|--|--|--| | Settling time for different value of K-Vth | | | | | | | | | | | | $K[A/V^2]$ | $K[A/V^2]$ T1 T2 Tsetm Tsetcad | | | | | | | | | | | Vth[V] | | | | | | | | | | | | <b>Kota1</b> = 1.471e-4 | 7.2137 | 57.452 | 64.665 | 12.8+52.2=65.08 | | | | | | | | <b>Vtho1=0</b> .37101 | 7.2137 | 31.432 | 04.003 | 12.0+32.2-03.06 | | | | | | | | <b>Kota2</b> = 6.6239e-5 | 0 | 51.958 | 51.958 | 12.8+52.2=65.08 | | | | | | | | <b>Vtho2</b> = 0.0518 | U | 31.936 | 31.930 | 12.0+32.2-03.00 | | | | | | | In Table 5.7, T1 and T2 represent the settling time for the part of curve described by the solution of the Riccati equation and for the part of curve described by the solution of the first order differential equation, respectively. Tsetm is the settling time provided by the mathematical model implemented in matlab while Tsetcad is the settling time provided by the simulation in virtuoso CADENCE environment. The K estimate was also made taking into account the $I_{d}$ - $V_{GS}$ characteristic of a single MOS. The $I_{d}$ - $V_{GS}$ curve has been fitting on three different curve portions as shown in Fig.5.16, 5.17, 5.18. Three values of K and $V_{th}$ were obtained from the three fittings using the $V_{GS}$ value used in circuit simulations in "Virtuoso CADENCE" environment, as shown in Table 5.8. | | Table 5.8 | | | | | | | | | | | |---------------------------------------|--------------------------------------------|--|--|--|--|--|--|--|--|--|--| | K-Vth value estimate by "MOS" fitting | | | | | | | | | | | | | VGS | VGS Vth1 Vth2 Vth3 Vov1 Vov2 Vov3 K1 K2 K3 | | | | | | | | | | | | [V] | | | | | | | | | | | | | 0.55 | | | | | | | | | | | | For the three values of K-Vth, their respective settling times were estimated and compared to those obtained in simulations in "Virtuoso CADENCE" environment, as shown in Table 5.9. | | Table 5.9 | | | | | | | | | | | |--------------------------------------------|------------------------|-----------|-------|-----------------|--|--|--|--|--|--|--| | Settling time for different value of K-Vth | | | | | | | | | | | | | $K[A/V^2]$ | T1 | <b>T2</b> | Tset | Tset(CADENCE) | | | | | | | | | Vth[V] | [ns] | [ns] | [ns] | [ns] | | | | | | | | | K1 =1.1844e-4 | 1.43 | 43.77 | 45.21 | 12.8+52.2=65.08 | | | | | | | | | Vth1 =0.22944 | 1,43 | 43.77 | 43.21 | 12.0+32.2-03.00 | | | | | | | | | <b>K2</b> =1.4111 e-4 | 0.515 | 33.37 | 33.89 | 12.8+52.2=65.08 | | | | | | | | | Vth2 =0.1905 | 0.515 | 55.57 | 33.07 | 12.0+32.2-03.00 | | | | | | | | | K3 =1.4856 e-4 | 0.34599 | 30.94 | 31.29 | 12.8+52.2=65.08 | | | | | | | | | Vth3 = 0.18 | U.J <del>.</del> J.J.J | 30.74 | 31.27 | 12.0+32.2-03.00 | | | | | | | | Fig.5. 16: Fitting for K<sub>1</sub> estimate Fig.5. 17: Fitting for K<sub>2</sub> estimate Fig.5. 18: Fitting for K<sub>3</sub> estimate From the comparison of the results shown in Table 5.7 and Table 5.9 it is noted that the Kota1 is what makes it possible to obtain a settling time very similar to that obtained by the circuit simulation in the "virtuous CADENCE" environment. I validated the model by performing a series of simulations in the Matlab environment as well as in the "Virtuoso CADENCE" environment by varying the parameters "K", Vov (alpha) ", Ncm, mm, one at a time as shown in Table 5.10. | Chapter 5 | Model proposed | |-----------|----------------| | Chapter 5 | Woder proposed | | Table 5.10 | | | | | | | | | | | | | | | |---------------------------|---------------|------|----|-----|-----|----|------|-------|-------|-------|---------|-------|-------|--| | Validation Table | | | | | | | | | | | | | | | | Kota1=1.471 e-4 $[A/V^2]$ | | | | | | | | | | | | | | | | Vtho1=0.37101 [V] | | | | | | | | | | | | | | | | Avo | GBW | Ener | nn | Ncm | α | mm | R0 | T1 | T2 | Tsetm | Tsetcad | VGS | Vth | | | [dB] | [MHz] | [p] | | | | | [MΩ] | [ns] | [ns] | [ns] | [ns] | [mV] | [mV] | | | 46.45 | 33.47 | 2.27 | 1 | 1 | 1 | 1 | 1 | 7.21 | 57.45 | 64.66 | 65.08 | 549.8 | 449.5 | | | 46.69 | 51.61 | 2.99 | 1 | 1 | 1.5 | 1 | 1 | 2.46 | 40.86 | 43.33 | 43.04 | 642.1 | 448.3 | | | 46.43 | 66.74 | 3.85 | 1 | 1 | 2 | 1 | 1 | 0.507 | 32.01 | 32.52 | 33.2 | 734.1 | 447.1 | | | 45.9 | 78.5 | 4.9 | 1 | 1 | 2.5 | 1 | 1 | 0 | 26.01 | 26.01 | 28.01 | 830 | 446 | | | 45.17 | 86.62 | 6.17 | 1 | 1 | 3 | 1 | 1 | 0 | 21.68 | 21.68 | 24.99 | 931 | 444.8 | | | 44.09 | 89.22 | 7.7 | 1 | 1 | 3.5 | 1 | 1 | 0 | 18.58 | 18.58 | 23.5 | 1030 | 443.6 | | | 6.45 | 29.4 | 3.31 | 1 | 1 | 1 | 1 | 0.01 | 4.43 | 29.15 | 33.58 | 33.12 | 549.8 | 449.5 | | | 26.45 | 33.43 | 2.44 | 1 | 1 | 1 | 1 | 0.1 | 6.77 | 52.87 | 59.65 | 59.9 | 549.8 | 449.5 | | | 40.43 | 33.47 | 2.29 | 1 | 1 | 1 | 1 | 0.5 | 7.16 | 56.9 | 64.06 | 64.4 | 549.8 | 449.5 | | | 46.45 | 50.2 | 1.74 | 1 | 1.5 | 1 | 1 | 1 | 7.2 | 38.3 | 45.5 | 43.3 | 549.8 | 449.5 | | | 46.45 | 66.94 | 1.47 | 1 | 2 | 1 | 1 | 1 | 7.19 | 28.72 | 35.92 | 32.4 | 549.8 | 449.5 | | | 46.45 | 66.94 | 1.31 | 1 | 2.5 | 1 | 1 | 1 | 7.19 | 22.98 | 30.17 | 25.7 | 549.8 | 449.5 | | | 46.45 | 100.4 | 1.2 | 1 | 3 | 1 | 1 | 1 | 7.18 | 19.15 | 26.33 | 21.4 | 549.8 | 449.5 | | | 46.45 | 117.1 | 1.12 | 1 | 3.5 | 1 | 1 | 1 | 7.17 | 16.41 | 23.59 | 18.3 | 549.8 | 449.5 | | | 52.47 | 66.94 | 2.25 | 1 | 1 | 1 | 2 | 1 | 3.6 | 28.72 | 32.33 | 32.5 | 549.8 | 449.5 | | | 55.99 | 100.4 | 2.24 | 1 | 1 | 1 | 3 | 1 | 2.4 | 19.15 | 21.55 | 21.59 | 549.8 | 449.5 | | | 58.49 | 133.8 | 2.22 | 1 | 1 | 1 | 4 | 1 | 1.8 | 14.36 | 16.16 | 16.07 | 549.8 | 449.5 | | | 60.43 | 167.3 | 2.23 | 1 | 1 | 1 | 5 | 1 | 1.44 | 11.49 | 12.93 | 12.89 | 549.8 | 449.5 | | | <b>Ibo=</b> 5.4 | Ibo= 5.4 [μA] | | | | | | | | | | | | | | | Vdc= 1. | 25 <b>[V]</b> | | | | | | | | | | | | | | | Vbias= 1.1 [V] | | | | | | | | | | | | | | | | Vshift= 0.85 [V] | | | | | | | | | | | | | | | | Vi=0 [V] | | | | | | | | | | | | | | | | α=alpha | a | | | | | | | | | | | | | | Table 5.10 shows that in the case of default the estimated settling time in Matlab differs from the estimated "Virtuoso CADENCE" of 0.645%. Fig.5.19 shows the input step and the output response of circuit represented in Fig.5.13. Fig.5.20 and Fig.5.21 represents the qualitative trends of the Riccati equation solution and linear differential equation solution. Fig.5. 19: Input step (green) and step response (magenta) Fig.5. 20: Qualitative time trend of Riccati equation solution Fig.5. 21: Qualitative time trend of linear differential equation solution ## 5. 7 Settling time curves in function of k and Vov parameters In this paragraph, graphical results are reported on the trend of the settling time as function of pairs of parameters. Since the resistance $R_0$ is fixed by the technology and the gain voltage value is determined by the desired static error, I decided to keep them constant and to vary in a case K and Vov and in the other K and Ncm. Fig.5. 22: Settling time level curves as function of parameters K and Vov Fig.5.22 shows level curves that represent settling time in function of K and Vov parameters. For increasing values of K and Vov, the curves move to the right and upward at lower settling time values. Given a certain specification on settling-time, I can set one of the two parameters and see the other one as to be chosen. Fig5.23 shows the same results on a three-dimensional scale. Fig.5.24 shows the same results with a three-dimensional graph, in this case, it is immediately noted that the values at higher altitude (increasing settling time) are found for low K and Vov values. Fig.5.25 and Fig.5.26 describe the settling time level curves in case of K and Ncm variation. As can be seen the settling time decreases for K and Ncm increasing value. Also in these cases the curves move to the right and upward at lower settling time values. Fig.5.27 shows the same results with a three-dimensional graph. Fig.5. 23: Three-dimensional settling time level curves as function of parameters K and Vov Fig.5. 24: Three-dimensional settling time graph as function of parameters K and Vov Fig.5. 25: Settling time level curves as function of parameters K and Ncm Fig.5. 26: Three-dimensional settling time level curves as function of parameters K and Ncm Fig.5. 27: Three-dimensional settling time graph as function of parameters K and Ncm ## 5.8 Energy dissipated during step response Since the ultimate goal is to find the sizing that provides minimum consumption for a given settling time, it is also necessary to express the consumption according to the design parameters. To estimate consumption, consider the energy dissipated during step response The energy dissipated during step response can be calculated as the difference between the energy supplied by the supply voltage and the energy used by the capacitor. $$E_{diss} = E_{alim} - E_{cond} (5.63)$$ $$E_{cond} = \frac{1}{2}C_L(A_{VF}V_2)^2 - \frac{1}{2}C_L(A_{VF}V_1)^2 = \frac{1}{2}C_LA_{VF}^2(V_2^2 - V_1^2)$$ (5.64) $$E_{alim} = V_{DD} \int_0^{T_1} I_{TOT} dt + V_{DD} \int_0^{T_2} I_{TOT} dt$$ (5.65) where, in general: $$I_{TOT} = h_1 I_1 + h_2 I_2 + h_3 (5.66)$$ The coefficients " $h_{1,2,3}$ " take into account how the circuit is made (current mirrors, number of branches, bias current, etc.), in general, changing topology they vary. For the circuit in Fig.5.3, and in the case of ascending step (so during $t_1$ I have only " $I_1$ " and not " $I_2$ "), I can write: $$h_1 = 1 + N_{cm} (5.67)$$ where, in simulation, Ncm represents the current mirror gain. $$h_2 = 1$$ (5.68) $$h_3 = I_0 = 2I_b + \frac{V_{dd}}{4R} \tag{5.69}$$ where, I<sub>0</sub>, in simulation, represent static current. $$I_1 = K(V_{ovg} + V_{id})^2 V_{id} > -V_{ovg} (5.70)$$ $$I_2 = K(V_{ovq} + V_{id})^2 \qquad V_{id} < V_{ovq}$$ (5.71) $$V_{id} = V_{in} - V_o$$ , for t>0 in case of a positive step $(V_2>V_1)$ , I have $$E_{alim} = V_{DD}I_0(T_1 + T_2) + V_{DD} \int_0^{T_1} h_1 I_1 dt + V_{DD} \int_0^{T_2} h_1 I_1 dt + V_{DD} \int_0^{T_2} h_2 I_2 dt$$ (5.72) $$\int_{0}^{T} I_{1} dt = K \int_{0}^{T} (V_{ovq} + V_{2} - V_{o})^{2} dt = K \int_{0}^{T} (\Psi - V_{o})^{2} dt =$$ $$= \Psi^2 T - 2K\Psi \int_0^T V_0 dt + K \int_0^T V_0^2 dt$$ (5.73) $$\int_0^T I_2 dt = K \int_0^T (V_{ovq} - V_2 + V_o)^2 dt = K \int_0^T (V_o - V_o^*)^2 dt =$$ $$= K \int_0^T V_o^2 dt - 2K V_o^* \int_0^T V_o dt + K V_o^{*2} T$$ (5.74) $$J_{A1} = \int_0^T V_{oNL} \, dt \tag{5.75}$$ $$J_{A2} = \int_0^T V_{oNL}^2 dt \tag{5.76}$$ $$J_{B1} = \int_0^T V_{oL} \, dt \tag{5.77}$$ $$J_{B2} = \int_0^T V_{oNL}^2 dt \tag{5.78}$$ where: $$V_{oNL} = \overline{V_o} \frac{\delta}{\delta c_1 e^{t/t_{NL-1}}}$$ (5.79) and $$V_{oL} = A_{VF}V_2 - (A_{VF}V_2 - V_0^*)e^{-t/\tau}$$ (5.80) Alternatively, it is necessary to calculate it directly: $$J_1 = \int_0^T (\Psi - V_{oNL})^2 dt = \int_0^T V_A^2 dt$$ (5.81) $$J_2 = \int_0^T (\Psi - V_{oL})^2 dt = \int_0^T V_B^2 dt$$ (5.82) $$J_3 = \int_0^T (V_{oL} - V_o^*)^2 dt = \int_0^T V_c^2 dt$$ (5.83) $$V_A = \Psi - \overline{V_0} + \frac{\delta}{\delta c_1 e^{t/t_{NL-1}}} = (1 - \gamma)\Psi + \frac{\delta}{\delta c_1 e^{t/t_{NL-1}}}$$ (5.84) $$V_B = (\Psi - A_{VF}V_2) + (A_{VF}V_2 - V_0^*)e^{-t/\tau}$$ (5.85) $$V_C = (A_{VF}V_2 - V_0^*) - (A_{VF}V_2 - V_0^*)e^{-t/\tau}$$ (5.86) is derived, (see appendix) $$f_a = \left(a + \frac{b}{ce^{dx} - 1}\right)^2 \tag{5.87}$$ $$\int_0^x f_a dx = \frac{b^2/d}{1 - ce^{(dx)}} + (a - b)^2 x + \frac{b^2/d}{c - 1} - \frac{b}{d} (2a - b) \ln(c - 1) + \frac{b}{d} (2a - b) \ln(c e^{dx} - 1)$$ (5.88) $$f_b = (a + ce^{-gx})^2 (5.89)$$ $$\int_0^x f_b dx = \frac{1}{2g} \left[ c^2 (1 - e^{2gx}) + 4ac(1 - e^{-gx}) + 2a^2 gx \right]$$ (5.90) $$f_c = (a - ce^{-gx})^2 (5.91)$$ $$\int_0^x f_c dx = \frac{1}{2g} \left[ c^2 (1 - e^{2gx}) - 4ac(1 - e^{-gx}) + 2a^2 gx \right]$$ (5.92) replacing I get $$E_{alim} = V_{DD}h_1KJ_1(T_1) + V_{DD}h_1KJ_2(T_2) + V_{DD}h_2KJ_3(T_2) + V_{DD}I_0(T_1 + T_2)$$ (5.93) for the calculation of $J_1$ : $$a = (1 - \gamma)\Psi \tag{5.94}$$ $$b = \delta \tag{5.95}$$ $$c = \delta c_1 \tag{5.96}$$ $$d = \frac{1}{T} \tag{5.97}$$ for J<sub>2</sub> calculation: $$a = \Psi - A_{VF}V_2 \tag{5.98}$$ $$c = A_{VF}V_2 - V_0^* \tag{5.99}$$ $$g = \frac{1}{r} (5.100)$$ in the case that $V_{id}(0) < V_{ovq}$ I have $T_1=0$ , $J_1=0$ , and for $J_2$ and $J_3$ , I have: $$c = A_{VF}V_2 - V_0(0) = A_{VF}(V_2 - V_1)$$ (5.101) small signal parameters: $$A_{V} = 4KN_{cm}V_{ov}R = 4KV_{ov}R_{0}$$ $$(5.102)$$ $$R = \frac{R_0}{N_{\rm cm}} \tag{5.103}$$ $$G_m = 4KV_{\rm ov}N_{\rm cm} \tag{5.104}$$ $$\omega_{3dB} = \frac{4KV_{\text{ov}}N_{\text{cm}}}{C_{\text{L}}} = \frac{G_m}{C_{\text{L}}}$$ $$(5.105)$$ $$I_Q = mKV_{\text{ov}}^2 = \frac{\text{mA}_{\text{V}}}{4R_0} \tag{5.106}$$ where m, depends of the architecture. #### 5. 9 Energy curves in function of k and Vov parameters Similary to what has been done for settling-time estimation in function of pairs of parameters can be done in the case of energy. Fig.5.28 shows that the energy increases for K and Vov increasing values. Fig.5. 28: Energy level curves as function of parameters K and Vov Fig.5.29 shows the same results with a three dimensional scale where the highest curves represent higher values of dissipated energy. Fig.5.30 shows the same results with a three-dimensional graph. Fig.5.31 combine the results of Fig.5.22 and Fig.5.28 and so given a certain settling time specification, I can choose K and Vov values in such a way to minimize consumption. Fig.5.32 represents the level curves in function of K and Ncm parameters. Fig.5.33 and Fig.5.34 represents the same results in a three-dimensional scale. Fig.5.35 combine the results of Fig.5.25 and Fig.5.32 and in this case I can choose K and Ncm values that minimize consumption given a certain settling time. Fig.5. 29: Three-dimensional energy level curves as function of parameters K and Vov Fig.5. 30: Three-dimensional energy graph as function of parameters K and Vov Fig.5. 31: Settling time level curves and energy level curves as function of parameters K and Vov Fig.5. 32: Energy level curves as function of parameters K and Ncm Fig.5. 33: Three-dimensional energy level curves as function of parameters K and Ncm Fig.5. 34: Three-dimensional energy graph as function of parameters K and Ncm Fig.5. 35: Settling time level curves and energy level curves as function of parameters K and Ncm #### **Conclusions** During the Ph.D. I have addressed the issue of reducing consumption in the field of microelectronic design. I tried to make my contribution in this direction by addressing the OTA study in class AB. Such devices have the advantage of having little consumption in quiescent conditions and not being limited by the current they can deliver to the load. As their field of use in electronic devices is wide, I have decided to narrow the scope of action by thinking of them for applications such as sample and hold amplifiers, A/D converters, and generally in devices where fast settling is required. Since such applications require devices that work in a completely different way, I have concentrated mainly on the study of fully differential topologies. However, the study of single-ended topologies has not been neglected since the latter in general can be transformed in fully differential structure. Fully differential amplifiers in order to function properly require a CMFB that generally has an impact on energy consumption, so it must be carefully chosen. For topologies covered in Chapter 3 I chose a CMFB that does not require additional power consumption since it can be integrated into the branches of the original structure and works with triode devices. This type of CMFB has been integrated into Peluso's topology as the first choice emerging from the state of the art (Chapter 2), making it preferable to other topologies considered for consumption, differential mode gain, bandwidth, and ability to deliver large current to the load. The only novelty of Peluso's topology is the high common mode gain and consequently the low value of CMRR. In order to improve the CMRR of the structure and thus to make it the most powerful of the state of the art, I have proposed, in Chapter 3, new techniques that have introduced small additional consumption but which have proved to be effective in improving the CMRR of the structure while leaving unaltered the other OTA performances. Specifically, two open loop techniques and one closed loop were proposed. All three techniques turned out to be less robust under corner process variations, and I proposed a methodology that can be applied post-process to bring performance to their nominal case. The topologies with performance improvement were then tested as Sample and Hold Amplifiers (SHA), generally achieving good performance. Then I tested Peluso's topology for voltages below the Volt, pushing it to 0.4V. The results obtained are comforting because the topology continues to have good performance but maintains the same problem as it had with a supply voltage of 1.2 Volt that is, the high common mode gain. In Chapter 4 I tried two topologies for voltages below the volt. In the first I went down to 0.8V of power supply and I used the body terminal of some devices to apply the control signal of a autoreferenced CMFB. The proposed method was shown to be valid by significantly improving the CMRR of the structure and also proved to be robust under corner process variations. In the second I went down to 0.6V of supply voltage and went to consider the problems related to the input dynamics of a single ended output amplifier used in non-inverting configuration. Always from the Peluso topology, I proposed a circuit solution to improve the input dynamics of the amplifier. In order to implement the idea I used a FVF to which I added a MOS in triode with respect to the classic configuration and then I will call FVF at 3 levels (FVF3). The proposed technique was effective. Along with the aim of reducing consumption, I passed to the Ramirez-Angulo topology, which in the original version provides an auxiliary block for generating the input common mode that in fact introduces additional consumption. To try to improve it from the point of view of consumption I proposed a modification of the original structure by incorporating the block for generating the input common mode into the OTA structure. Again in this case, in order to make changes to the original structure, I used FVF at 3 levels. In the last paragraph of chapter 4, always from starting by Peluso topology, I showed how it is possible to derive a folded topology that has comparable performance with the state of the art. From the studies carried out during the first year of PhD I noticed that in the literature the information on how to design a class AB amplifier with the input differential transconductor that operate in class AB, was poor and fragmentary. From this ascertainment came the idea of trying to propose a model capable of responding to this need. In tackling new issues, generally, the most obvious thing is to start from simple study cases to complicate them later. That's exactly what I followed. The proposed model does not want to be a general but circumscribed solution to all those topologies where the behavior of the differential input transconductor can be described with the same set of equations used to describe the model. In the last chapter, I proposed a model that allows me to link the settlig time to some project parameters such as: transconductance of the OTA/MOS, overdrive voltages (Vov), output resistance (R0) and gain of the current mirrors (Ncm). In line with what I wrote earlier, I started the new work from a simplified circuit model where the output is of a single ended type and that is based on the Peluso topology. In the simpler circuit model, the differential input transconductor is realized with FVFD exactly as in the original Peluso structure. The currents generated by the input differential transconductor is mirrored to the load by the ideal current-controlled current sources. MOS output resistors have been molded with ideal resistors and the load capacitance has remained unchanged with respect to the original topology. Having a circuit model of this type means introducing simplified hypotheses. In the simplified circuit model I neglect the poles that would be introduced by the real current mirrors so in fact i'm making the assumption of being single pole or limit in the case of dominant pole. At analytical level, the equations describing the behavior of the input differential transistor currents were derived according to the parameters K, Vov. From the simplified circuit model and from the knowledge of the set of equations describing the current behavior of the OTA, I could add another level of abstraction to the circuit model. The circuit model I focused on in order to derive equations describing the behavior of the entire OTA has become a single constant (RC) of parallel type circuit with a current generator that models the current behavior of the input differential transconductor. The equations found to describe the current behavior of the input differential transductor are of a quadratic type and therefore the choice of the device to validate the mathematical model is affected by the I/O devices provided by STMicrelectronics with 40nm production process. Having no idea how to estimate the parameter K that appears in the mathematical equations of the input differential transconductor, I tried the modes described in chapter 4. Of the various ways I tried I chose one according to the criteria described in chapter 4 and I validated the model. Future developments: From a topological point of view, from the topologies of Castello, Baswa, Ramirez.Angulo and Peluso could be generated hybrid topologies with improved performance compared to individual starting structures. From a theoretical point of view, a degree of complication can be added to the proposed model. In the simplified circuit model, real current mirrors can be added, which means that at least one second pole must be taken into account. By making the assumption that the mirrors introduce only one more pole, analytic equations complicate. Instead of managing a single Riccati differential equation, one needs to solve a system of differential equations of Riccati. #### Papers list Research efforts have resulted in 3 papers: F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti 'A Topology of Fully-Differential Class-AB Symmetrical OTA with improved CMRR' IEEE Transactions on Circuits and Systems Part II: Express Briefs. F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti *'Fully differential class-AB OTA with improved CMRR'*Journal of Circuits Systems and Computers, vol. 26, n. 11, Nov. 2017, paper 1750169. F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti 'A fully-differential class-AB OTA with CMRR improved by local feedback' ECCTD 17: 23<sup>rd</sup> European Conference on Circuit Theory and Design, Catania (Italy), 4 – 6 September 2017. This appendix contains the accounts carried out to determine the results obtained in Chapter 2. #### A.1 FVF small signal analysis Here is the analysis of the Flipped Voltage Follower (FVF) $$V_G = i_x \frac{r_{o2}(1 + g_{m1}r_{o1})R}{D} = i_x D \frac{R_{eq}}{(R + r_{o1})} \frac{(1 + g_{m1}r_{o1})R}{D} = i_x \frac{R_{eq}(1 + g_{m1}r_{o1})R}{(R + r_{o1})}$$ ## A.2 Analysis of the class AB input stage ### based on the cross pair $$\begin{split} v_1 &= v_{bn} + v_{id}/2 \\ v_2 &= v_{bn} - v_{id}/2 \\ v_3 &= v_{bp} + v_{id}/2 \\ v_4 &= v_{bp} - v_{id}/2 \\ \text{Bias point} \\ k_n(v_{bn} - v_s - v_{Tn})^2 &= k_p(v_s - v_{bp} - |v_{Tp}|)^2 \\ \sqrt{k_n}(v_{bn} - v_s - v_{Tn}) &= \sqrt{k_p}(v_s - v_{bp} - |v_{Tp}|) \\ v_s &= \frac{\sqrt{k_n}(v_{bn} - v_{Tn}) + \sqrt{k_p}(v_{bp} + |v_{Tp}|)}{\sqrt{k_n} + \sqrt{k_p}} = v_{so} \\ I_{dc} &= k_n(v_{bn} - v_s - v_{Tn})^2 &= k_n(v_{bn} - \frac{\sqrt{k_n}(v_{bn} - v_{Tn}) + \sqrt{k_p}(v_{bp} + |v_{Tp}|)}{\sqrt{k_n} + \sqrt{k_p}} - v_{Tn})^2 \\ I_{dc} &= k_n \left(\frac{v_{bn}(\sqrt{k_n} + \sqrt{k_p}) - (\sqrt{k_n}(v_{bn} - v_{Tn}) + \sqrt{k_p}(v_{bp} + |v_{Tp}|) - v_{Tn}(\sqrt{k_n} + \sqrt{k_p})}{(\sqrt{k_n} + \sqrt{k_p})} \right)^2 \\ I_{dc} &= \left(\frac{\sqrt{k_n}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2 \left(v_{bn}(\sqrt{k_n} + \sqrt{k_p}) - \sqrt{k_n}(v_{bn} - v_{Tn}) - \sqrt{k_p}(v_{bp} + |v_{Tp}|) - v_{Tn}(\sqrt{k_n} + k_p))^2 \\ I_{dc} &= \left(\frac{\sqrt{k_n}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2 \left(\sqrt{k_p}v_{bn} - \sqrt{k_p}(v_{bp} + |v_{Tp}|) - v_{Tn}\sqrt{k_p}\right)^2 \\ I_{dc} &= \left(\frac{\sqrt{k_n}\sqrt{k_p}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2 \left(v_{bn} - v_{bp} - |v_{Tp}| - v_{Tn}\right)^2 \\ \Delta &= v_{bn} - v_{bp} \\ \theta &= v_{Tn} + |v_{Tp}| \\ I_{dc} &= k_n(v_{bn} - v_s - v_{Tn})^2 = \left(\frac{\sqrt{k_n}\sqrt{k_p}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2 (v_{bn} - v_{bp} - |v_{Tp}| - v_{Tn})^2 \\ I_{dc} &= k_{eff}(\Delta - \theta) \end{split}$$ $$k_{eff} = \left(\frac{\sqrt{k_n}\sqrt{k_p}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2$$ Signal: $$I_{1n} = k_n (v_1 - v_{s1} - v_{Tn})^2$$ $$I_{1p} = k_p (v_{s1} - v_4 - |v_{Tp}|)^2$$ $$I_{2n} = k_n(v_2 - v_{s2} - v_{Tn})^2$$ $$I_{2n} = k_n (v_{s2} - v_3 - |v_{Tn}|)^2$$ $$I_{1n} = I_{2n}$$ $$I_{1p} = I_{2p}$$ $$v_{s1,2}=v_{so}\pm rac{\sqrt{k_n}-\sqrt{k_p}}{\sqrt{k_n}+\sqrt{k_p}} rac{v_{id}}{2}$$ , finchè tutti i MOS sono insaturazione $$v_{GS2} = v_{bn} - \frac{v_{id}}{2} - v_{s2} = v_{Tn}$$ $$v_{GS2} = v_{bn} - \frac{v_{id}}{2} - v_{s2} = v_{Tn}$$ $$v_{id} = 2(v_{bn} - v_{Tn} - v_{s2})$$ $$v_{id}^{(n)} = \frac{\sqrt{k_n} + \sqrt{k_p}}{\sqrt{k_p}} (v_{bn} - v_{Tn} - v_{so}) = \Delta - \theta$$ $$v_{SG2} = v_{s2} - v_{bp} - \frac{v_{id}}{2} = |v_{Tp}|$$ $$v_{id}^{(p)} = \frac{\sqrt{k_n} + \sqrt{k_p}}{\sqrt{k_n}} \left( v_{so} - v_{bp} - \left| v_{Tp} \right| \right) = \Delta - \theta$$ For $|\text{vid}| < \Delta - \theta$ : $$v_{bn} - v_{bp} + v_{id} = v_{Tn} + \sqrt{\frac{I_1}{k_n}} + |v_{Tp}| + \sqrt{\frac{I_1}{k_p}}$$ $$\sqrt{I_1} \left( \sqrt{\frac{1}{k_n}} + \sqrt{\frac{1}{k_p}} \right) = \Delta - \theta + v_{id}$$ $$I_{1,2} = k_{eff} (\Delta - \theta \pm v_{id})^2$$ $$I_1 - I_2 = k_{eff} 4(\Delta - \theta) v_{id}$$ Per $|\text{vid}| > \Delta - \theta$ : $$I_1 = 0 \qquad \qquad 0 \qquad \qquad I_2 = 0$$ **Saturation Limits:** $$\begin{split} v_{Dn1} - v_{s1} &= v_{bn} + \frac{v_{id}}{2} - v_{s1} - v_{Tn} \Rightarrow \frac{v_{id}}{2} = v_{Dn1} - v_{bn} + v_{Tn} \\ v_{s1} - v_{Dp} &= v_{s1} - v_{bp} + \frac{v_{id}}{2} - \left| v_{Tp} \right| \Rightarrow \frac{v_{id}}{2} = v_{bp} - v_{Dp} + \left| v_{Tp} \right| \end{split}$$ Common mode input: $$v_{s1} = v_{so} + \frac{\sqrt{k_n}v_1 + \sqrt{k_p}v_2}{\sqrt{k_n} + \sqrt{k_p}}$$ $$v_{s2} = v_{so} + \frac{\sqrt{k_n}v_2 + \sqrt{k_p}v_1}{\sqrt{k_n} + \sqrt{k_p}}$$ $$v_1 = v_2 = v_{ic}$$ $v_{s1} = v_{s2} = v_{so} + v_{ic}$ Differential mode input $$v_1 = -v_2 = \frac{v_{id}}{2}$$ $$I_1 = k_n(v_{bn} + v_1 - v_{s1} - v_{Tn})^2$$ Per $$v_{bn} + v_1 - v_{s1} - v_{Tn} > 0 \rightarrow v_1 - v_2 > -(\Delta - \theta)$$ $$I_2 = k_n(v_{bn} + v_2 - v_{s2} - v_{Tn})^2$$ For $$v_{bn} + v_2 - v_{s2} - v_{Tn} > 0 \rightarrow v_1 - v_2 < (\Delta - \theta)$$ $$|v_1 - v_2| < (\Delta - \theta)$$ $$I_{od} = I_1 - I_2 = 4k_{eff}(\Delta - \theta)v_{id}$$ $$I_{oc} = \frac{I_1 + I_2}{2} = \frac{k_{eff}[(\Delta - \theta)^2 + v_{id}^2]}{v_1 - v_2 > -(\Delta - \theta)}$$ $$I_2 = 0$$ $$I_1 = k_n(v_{bn} + v_1 - v_{s1} - v_{Tn})^2 = \frac{k_{eff}(\Delta - \theta + v_{id})^2}{k_{od}}$$ $$I_{od} = I_1$$ $$I_{oc} = \frac{I_1}{2}$$ ## A.3 Cross-coupled class AB input stage ## (Castello 85) #### **Bias point** $I_1 = I_2 = I_3 = I_4 = I_x$ , fixed by level shifter $$I_5 = I_6 = I_9 = I_{10} = I_B$$ $$I_{11} = I_{12} = I_7 = I_8 = I_B + I_x$$ $$\begin{split} I_{QTOT} &= [4I_B + I_x + k(I_B + I_x)]2 + I_{cmfb} + I_{ref\ buf}) \\ I_{QOUT} &= k(I_B + I_x) \\ \text{In detail:} \\ DP & I_{Tail} = 2I_x \\ OUT & I_{out} = 2k(I_B + I_x) \\ BUF & I_{BUF} = \beta I_B \quad \beta = 2 \\ AUX & I_{aux} = \alpha I_B \quad \alpha = 2 \quad Buf\ In \quad I_{BI} = 4I_B \\ CMFB & I_{cmfb} = \gamma I_{Tail} \\ F_c &= \frac{k(I_B + I_x)}{4I_B + I_x + k(I_B + I_x) + \gamma I_B} = \frac{2k}{5 + 2k + \gamma} \qquad (I_x = I_B) \end{split}$$ #### Large signal $$\begin{split} I_2 &= 0 & I_1 = I_{1max} \\ I_{LOADmax} &= kI_{1max} \\ I_{1max} &= k_{eff} (v_{idmax} + \Delta - \theta)^2 \\ k_{eff} &= \left(\frac{\sqrt{k_n}\sqrt{k_p}}{\sqrt{k_n} + \sqrt{k_p}}\right)^2 \\ \Delta &= v_{bn} - v_{bp} \\ \theta &= v_{Tn} + |v_{Tp}| \\ I_x &= k_{eff} (\Delta - \theta)^2 \\ \Delta - \theta &= \sqrt{\frac{I_x}{k_{eff}}} \end{split}$$ $I_{13} = I_{14} = I_{15} = I_{16} = k(I_B + I_x)$ Per $$v_{dcin} = V_{DD}/2$$ , $v_{ic} = 0$ , $v_{idmax} = V_{DD} - \frac{\Delta}{2}$ $$F_{SR} = \frac{k_{eff} \left( V_{DD} - \frac{\Delta}{2} + \sqrt{\frac{I_X}{k_{eff}}} \right)^2}{4I_B} = \frac{k_{eff} \left( V_{DD} + \frac{\Delta}{2} - \theta \right)^2}{4I_B}$$ #### Small signal analysis $$v_x = f(v_c)$$ $$v_y = f(v_d)$$ $$\begin{cases} v_c = -R_1 i \\ v_d = R_2 i \\ i = g_{m1}(v_1 - v_s) + \frac{v_c - v_s}{r_{o1}} \\ i = \frac{v_s - v_d}{r_{o2}} - g_{m2}(v_2 - v_s) \end{cases}$$ $$\begin{cases} v_{c}\left(\frac{1}{r_{o1}} + \frac{1}{R_{1}}\right) = -g_{m1}v_{1} + v_{s}\left(g_{m1} + \frac{1}{r_{o1}}\right) \\ v_{d}\left(\frac{1}{r_{o2}} + \frac{1}{R_{2}}\right) = -g_{m2}v_{2} + v_{s}\left(g_{m2} + \frac{1}{r_{o2}}\right) \\ g_{m1}v_{1} + g_{m2}v_{2} - v_{s}\left(g_{m1} + g_{m2} + \frac{1}{r_{o1}} + \frac{1}{r_{o2}}\right) + \frac{v_{c}}{r_{o1}} + \frac{v_{d}}{r_{o2}} = 0 \end{cases}$$ $$\frac{g_{m1}}{g_{m1}}\left(\frac{1}{r_{o2}} + \frac{1}{R_{2}}\right)v_{1} + \frac{g_{m2}}{R_{2}}\left(\frac{1}{r_{o1}} + \frac{1}{R_{1}}\right)v_{2} = \\ = v_{s}\left[\frac{1}{R_{1}}\left(g_{m1} + \frac{1}{r_{o1}}\right)\left(\frac{1}{r_{o2}} + \frac{1}{R_{2}}\right) + \left(g_{m2} + \frac{1}{r_{o2}}\right)\left(\frac{1}{r_{o1}} + \frac{1}{R_{1}}\right)\frac{1}{R_{2}}\right] \\ v_{1}(r_{o2} + R_{2})g_{m1}r_{o1} + v_{2}(r_{o1} + R_{1})g_{m2}r_{o2} = v_{s}\left[(1 + g_{m1}r_{o1})(r_{o2} + R_{2}) + (1 + g_{m2}r_{o2})(r_{o1} + R_{1})\right] \\ v_{c} = \frac{R_{1}}{D}\left[g_{m1}r_{o1}(1 + g_{m2}r_{o2})v_{1} - g_{m2}r_{o2}(1 + g_{m1}r_{o1})v_{2}\right] \\ D = (1 + g_{m1}r_{o1})(r_{o2} + R_{2}) + (1 + g_{m2}r_{o2})(r_{o1} + R_{1}) \\ \eta = g_{m1}r_{o1}(1 + g_{m2}r_{o2})v_{1} - g_{m2}r_{o2}(1 + g_{m1}r_{o1})v_{2} \\ v_{c} = -\frac{R_{1}}{D}\eta \\ v_{d} = -\frac{R_{2}}{D}\eta \\ i = \frac{\eta}{D} \\ R_{1} = \frac{r_{o4}(r_{o3} + R)}{\delta_{1}} \\ R_{2} = \frac{r_{o6}(r_{o5} + R)}{\delta_{2}} \\ \delta_{1} = (r_{o3} + R) + r_{o4}(1 + g_{m3}r_{o3})(1 + g_{m4}R)$$ $$\begin{split} \delta_2 &= (r_{o5} + R) + r_{o6}(1 + g_{m5}r_{o5})(1 + g_{m6}R) \\ v_x &= -i\frac{(1 + g_{m3}r_{o3})r_{o4}R}{\delta_1} \\ v_x &= i\frac{(1 + g_{m5}r_{o5})r_{o6}R}{\delta_2} \end{split}$$ #### **Differential Mode** $$\begin{split} v_1 &= -v_2 = \frac{v_{id}}{2} \\ v_0 &= R_{Load} \left( g_{m8} v_x - g_{m7} v_y \right) = + R_{Load} G_D \frac{v_{id}}{2} \\ G_D &= g_{m7} \frac{(1 + g_{m5} r_{o5}) r_{o6} R}{\delta_2} + g_{m8} \frac{(1 + g_{m3} r_{o3}) r_{o4} R}{\delta_1} \frac{\eta}{D} \frac{2}{v_{id}} \\ D &= \frac{D_A}{\delta_1 \delta_2} \\ D_A &= (1 + g_{m1} r_{o1}) [r_{o2} \delta_2 + r_{o6} (r_{o5} + R)] + (1 + g_{m2} r_{o2}) [r_{o1} \delta_1 + r_{o4} (r_{o3} + R)] = \\ D_A &= (1 + g_{m1} r_{o1}) [(r_{o5} + R) (r_{o2} + r_{o6}) + r_{o6} (1 + g_{m5} r_{o5}) (1 + g_{m6} R)] + (1 + g_{m2} r_{o2}) [(r_{o3} + R) + r_{o4} r_{o5} r_{o5}) (1 + g_{m6} r_{o5}) (1 + g_{m6} r_{o4} r_{o4} r_{o4} r_{o4} r_{o5} r_{o5}) (1 + g_{m6} r_{o5} r_{o5}) (1 + g_{m6} r_{o4} r_{o4} r_{o4} r_{o5} r_{o5}) (1 + g_{m6} r_{o5} r_{o5}) (1 + g_{m6} r_{o4} r_{o5} r_{o5}) (1 + g_{m6} r$$ #### **Common Mode** $$\begin{split} v_1 &= v_2 = v_{ic} \\ v_o &= -R_{Load} \left( g_{m8} v_x + g_{m7} v_y \right) = R_{Load} G_c v_{ic} \\ G_c &= \left[ g_{m8} \frac{(1 + g_{m3} r_{o3}) r_{o4} R}{\delta_1} - g_{m7} \frac{(1 + g_{m5} r_{o5}) r_{o6} R}{\delta_2} \right] \frac{\lambda \delta_1 \delta_2}{D_A} \frac{1}{v_{ic}} \\ \eta &= \eta_c = \left( g_{m1} r_{o1} - g_{m2} r_{o2} \right) v_{ic} = \mu v_{ic} \\ G_c &= \frac{\mu}{D_A} N_c \\ N_c &= g_{m8} r_{o4} (1 + g_{m3} r_{o3}) \delta_2 R - g_{m7} r_{o6} (1 + g_{m5} r_{o5}) \delta_1 R \\ CMRR &= \frac{G_D}{2G_c} = \frac{1}{2} \frac{\lambda N_D}{\mu N_c} = \frac{N_D}{N_c} CMRR_i \\ \lambda &\cong 2 g_{m1} r_{o1} g_{m2} r_{o2} \\ \mu &= g_{m1} r_{o1} - g_{m2} r_{o2} \\ CMRR_i &= \frac{\lambda}{\mu} \cong \frac{g_{m1} r_{o1} g_{m2} r_{o2}}{g_{m1} r_{o1} - g_{m2} r_{o2}} = \frac{1}{\frac{1}{g_{m2} r_{o2}} - \frac{1}{g_{m1} r_{o1}}} \\ N_D &= g_{m3} r_{o3} g_{m5} r_{o5} r_{o4} r_{o6} R \left( g_{m8} g_{m6} \right) + \left( g_{m7} g_{m4} \right) \\ N_c &= g_{m3} r_{o3} g_{m5} r_{o5} r_{o4} r_{o6} R \left( g_{m8} g_{m6} \right) - \left( g_{m7} g_{m4} \right) \\ CMRR &\cong \frac{\left( g_{m8} g_{m6} \right) + \left( g_{m7} g_{m4} \right)}{\left( g_{m8} g_{m6} \right) - \left( g_{m7} g_{m4} \right)} \frac{1}{g_{m2} r_{o2}} - \frac{1}{g_{m1} r_{o1}} \end{split}$$ ## A.4 Class AB input stage based on FVF ## (Ramirez-Angulo) #### **Bias point** $$\begin{split} I_1 &= I_2 = I_3 \\ I_4 &= 3I_1 \\ \text{then } I_4 &= 3I_B \\ I_{TAIL} &= 2I_B \\ I_5 &= I_6 = I_7 = I_8 = I_B \\ I_{11} &= I_{12} = kI_B \\ I_{13} &= I_{14} = I_{15} = I_{16} = k(I_B + I_x) \\ I_{QTOT} &= \left[ (5 + 2k)I_B \right] + I_{cmfb} + I_{CM} ) \\ I_{QOUT} &= 2kI_B \\ \text{using FVF Current Mirror} \\ I_{QTOT} &= \left[ (9 + 4k)I_B \right] + I_{cmfb} + I_{CM} ) \\ I_{QOUT} &= 4kI_B \end{split}$$ In detail: $$\begin{array}{ll} DP & I_{Tail} = 2I_{B} \\ OUT & I_{out} = 2kI_{Tail} \\ BUF & I_{BUF} = \beta I_{Tail} \\ AUX & I_{aux} = \alpha I_{Tail} \\ CMFB & I_{cmfb} = \gamma I_{Tail} \\ F_{c} = \frac{4k}{4k+9+2\gamma+2\xi} \end{array} \qquad (kI_{Tail})$$ #### Large signal Large signal $$I_{2} = 0$$ $$I_{1} = I_{1max}$$ $$I_{Load\ max} = kI_{1max}$$ $$I_{1max} = k_{1}(V_{GS1max} - V_{T})^{2}$$ $$V_{G1} = V_{DCin} + V_{ic} + \frac{v_{id}}{2}$$ $$V_{S} = V_{DCin} + V_{ic} - V_{GS3}$$ $$V_{GS3} = V_{T} + \sqrt{\frac{I_{B}}{k_{3}}}$$ $$I_{1max} = k_{1}(\frac{v_{id}}{2} + \sqrt{\frac{I_{B}}{k_{3}}})^{2}$$ for example: $V_{DCin} = V_{DD}/2$ , $V_{i}$ for example: $$V_{DCin} = V_{DD}/2$$ , $V_{ic} = 0$ , $v_{idmax} = V_{DD}$ $$F_{SR} = \frac{k_1(\frac{v_{DD}}{2} + \sqrt{\frac{I_B}{k_3}})^2 - I_B}{4I_B}$$ #### **Small signal analysis** $$\begin{split} g_{my} &= \frac{g_{m3}}{2} \\ g_{my} &= \frac{g_{m4}}{2} \\ r_{ox} &= 2r_{o3} \\ r_{oy} &= r_{o4} \\ \begin{cases} i_1 &= g_{m1}(v_1 - v_S) + \frac{v_X - v_S}{r_{o1}} \\ v_x &= -i_1 R_L \\ i_1 + g_{mx}(v_{ic} - v_S) + \frac{v_A - v_S}{r_{ox}} &= g_{my} v_A + \frac{v_S}{r_{oy}} \\ g_{mx}(v_{ic} - v_S) + \frac{v_A - v_S}{r_{ox}} + \frac{v_A}{R} &= 0 \\ \begin{cases} v_A\left(\frac{1}{r_{ox}} + \frac{1}{R}\right) &= v_S\left(g_{mx} + \frac{1}{r_{ox}}\right) - g_{mx}v_{ic} \\ -v_x\left(\frac{1}{R_L} + \frac{1}{r_{o1}}\right) &= g_{m1}v_1 - v_S\left(g_{m1} + \frac{1}{r_{o1}}\right) \\ i_1 &= -\frac{v_x}{R_L} \\ g_{m1}v_1 + \frac{v_x}{r_{o1}} + g_{mx}v_{ic} - v_A\left(g_{my} - \frac{1}{r_{ox}}\right) - v_S\left(g_{m1} + \frac{1}{r_{o1}} + g_{mx} + \frac{1}{r_{ox}} + \frac{1}{r_{oy}}\right) &= 0 \\ v_S &= \frac{v_1 \frac{g_{m1}}{R_L}\left(\frac{1}{r_{ox}} + \frac{1}{R}\right) + v_{ic}g_{mx}\left(g_{m1} + \frac{1}{R}\right)\left(\frac{1}{r_{o1}} + \frac{1}{R_L}\right)}{\Delta} \\ \Delta &= g_{m1}g_{mx}\left(\frac{1}{r_{o1}} + \frac{1}{R_L}\right) + g_{m1}\left(\frac{2}{r_{ox}R_L} + \frac{1}{r_{o1}r_{ox}} + \frac{1}{R_LR}\right) + \\ + \frac{g_{mx}}{R}\left(\frac{1}{r_{o1}} + \frac{1}{R_L}\right) + \frac{1}{r_{o1}R_L}\left(\frac{1}{r_{ox}} + \frac{1}{R_L}\right) + \frac{1}{r_{ox}R}\left(\frac{1}{r_{o1}} + \frac{1}{R_L}\right) + \\ + \frac{1}{r_{oy}}\left(\frac{1}{r_{o1}} + \frac{1}{r_{o1}r_{ox}} + \frac{1}{R_RL} + \frac{1}{R_Lr_{ox}}\right) \\ \end{pmatrix}$$ $$\begin{split} v_{\chi} &= \frac{g_{m1}v_{1} - \left(g_{m1} + \frac{1}{r_{o1}}\right)v_{s}}{\left(\frac{1}{r_{o1}} + \frac{1}{R_{L}}\right)} = \\ &= \frac{v_{1}g_{m1}X - v_{ic}g_{mx}\left(g_{m1} + \frac{1}{r_{o1}}\right)\left(g_{m1} + \frac{1}{R_{L}}\right)\left(\frac{1}{r_{o1}} + \frac{1}{R_{L}}\right)}{\left(\frac{1}{r_{o1}} + \frac{1}{R_{L}}\right)\Delta} = \\ X &= \Delta - \left(g_{m1} + \frac{1}{r_{o1}}\right)\left(\frac{1}{r_{ox}} + \frac{1}{R}\right)\frac{1}{R_{L}} = \\ &= g_{m1}g_{mx}\left(\frac{1}{r_{o1}} + \frac{1}{R_{L}}\right) + \frac{g_{m1}}{r_{ox}}\left(\frac{1}{R_{L}} + \frac{1}{r_{o1}}\right) + \frac{g_{mx}}{R}\left(\frac{1}{r_{o1}} + \frac{1}{R_{L}}\right) + \\ &+ \frac{1}{r_{ox}R}\left(\frac{1}{r_{o1}} + \frac{1}{R_{L}}\right) + \frac{1}{r_{oy}}\left[\frac{1}{r_{o1}}\left(\frac{1}{R} + \frac{1}{r_{ox}}\right) + \frac{1}{R_{L}}\left(\frac{1}{R} + \frac{1}{r_{ox}}\right)\right] \\ v_{\chi} &= \frac{v_{1}g_{m1}\left[\left(g_{m1} + \frac{1}{R_{L}}\right)\left(g_{mx} + \frac{1}{r_{ox}}\right) + \frac{1}{r_{oy}}\left(\frac{1}{R} + \frac{1}{r_{ox}}\right)\right] - v_{ic}g_{mx}\left(g_{m1} + \frac{1}{r_{o1}}\right)\left(g_{m1} + \frac{1}{R}\right)}{\Delta} \\ &= \frac{v_{1}g_{m1}^{2}g_{mx} - v_{ic}g_{m1}^{2}g_{mx}}{\Delta} \\ \text{If } v_{1} = v_{ic} \\ v_{\chi} &= v_{ic} \frac{A}{\Delta} \\ A &= g_{m1}\left(g_{m1} + \frac{1}{R}\right)\left(g_{mx} + \frac{1}{r_{ox}}\right) + \frac{g_{m1}}{r_{oy}}\left(\frac{1}{R} + \frac{1}{r_{ox}}\right) - g_{mx}\left(g_{m1} + \frac{1}{r_{o1}}\right)\left(g_{m1} + \frac{1}{R}\right) = \\ &= \frac{g_{m1}}{r_{oy}}\left(\frac{1}{R} + \frac{1}{r_{ox}}\right) + \left(g_{m1} + \frac{1}{R}\right)\left[g_{m1}g_{mx} + \frac{g_{m1}}{r_{ox}} - g_{m1}g_{mx} - \frac{g_{mx}}{r_{o1}}\right] = \\ &= \frac{g_{m1}}{r_{oy}}\left(\frac{1}{R} + \frac{1}{r_{ox}}\right) + \left(g_{m1} + \frac{1}{R}\right)\left[\frac{g_{m1}}{r_{ox}} - \frac{g_{mx}}{r_{o1}}\right] \\ &\text{if } v_{1} = -v_{2} = v_{id}/2, v_{ic} = 0, \text{ si ha che } v_{s} = 0 \\ &i_{1} = g_{m1}v_{id}/2 \text{ e } v_{x} - g_{m1}R_{L}v_{id}/2 \end{aligned}$$ #### Small signal analysis $$\begin{split} &-\frac{v_o}{R_{Load}} = g_{m15}v_x + g_{m13}v_y \\ &v_y = \frac{i_x}{g_{m11}} \\ &i_x = \begin{cases} -i_9 & differential\ mode \\ i_9 & common\ mode \\ g_{m15} = kg_{m9} \\ g_{m13} = kg_{m11} \end{split}$$ $$g_{m9} = g_{m7}$$ $$i_9 = -g_{m9}v_x$$ $$g_{m13}v_y = \pm kg_{m11}\frac{1}{g_{m11}}g_{m9}v_x = \pm kg_{m9}v_x = g_{m15}v_x$$ $$v_x = -i_1\frac{r_{o7}(1+g_{m5}r_{o5})R}{D_p}$$ $$D_p = (r_{o5} + R) + (1 + g_{m5}r_{o5})(1 + g_{m7}R)r_{o7}$$ #### **Differential Mode** $$\begin{aligned} v_1 &= -v_2 = \frac{v_{id}}{2} \\ i_1 &= g_{m1} \frac{v_{id}}{2} \\ v_5 &= 0 \\ v_o &= g_{m1} \frac{r_{o7}(1 + g_{m5}r_{o5})R}{D_p} R_{Load} 2g_{m15} \frac{v_{id}}{2} \end{aligned}$$ #### **Common Mode** $$\begin{split} v_1 &= v_2 = v_{ic} \\ i_1 &= G_c v_{ic} \\ v_o &= R_{Load} (g_{m15} - \frac{g_{m13}}{g_{m11}} g_{m9}) \frac{r_{o7} (1 + g_{m5} r_{o5}) R}{D_p} G_c v_{ic} \\ \text{If } g_{m13} &= k g_{m11}; \ g_{m15} = k g_{m9}; \ g_{m7} = g_{m9}, \ \text{si ha che } v_o = 0 \\ &= \frac{g_{m13}}{2} (g_{m15} + \frac{g_{m13}}{g_{m9}} g_{m9}) \end{split}$$ $$i_1 = \frac{\alpha}{D}$$ $$D = \frac{Q}{Dp}$$ $$\begin{split} \alpha &= g_{m1} r_{o1} (r_{o3} + R) v_1 + (1 + g_{m4} R) r_{o4} \eta \\ \eta &= g_{m1} r_{o1} (1 + g_{m3} r_{o3}) v_1 - g_{m3} r_{o3} (1 + g_{m1} r_{o1}) v_{ic} \end{split}$$ then $\alpha = \lambda v_{ic}$ $$\lambda = g_{m1}r_{o1}(r_{o3} + R) + (g_{m1}r_{o1} - g_{m3}r_{o3})r_{o4}(1 + g_{m4}R)$$ $$Q = \Delta D p r_{o1} + \Delta r_{o7} (r_{o5} + R) + D p r_{o4} (1 + g_{m1} r_{o1}) (r_{o3} + R)$$ $$\Delta = (r_{o3} + R) + (1 + g_{m3}r_{o3})(1 + g_{m4}R)r_{o4}$$ $$i_1 = \frac{Dp}{Q} \lambda v_{ic}$$ $$G_c = \frac{Dp}{Q} \lambda$$ $$\begin{split} CMRR &= \frac{(g_{m15} + \frac{g_{m13}}{g_{m11}} g_{m9})}{(g_{m15} - \frac{g_{m13}}{g_{m11}} g_{m9})} \frac{g_{m1}Q}{2Dp\lambda} \\ CMRR_i &= \frac{g_{m1}Q}{2Dp\lambda} = \frac{\Delta}{2(r_{o3} + R)} \cong \frac{1}{2} g_{m4} r_{o4} g_{m3} (r_{o3} / / R) \end{split}$$ with $gm_3$ e $gm_4$ that in reality are $gm_3/2$ e $gm_4/2$ and $r_{o3}$ e $r_{o4}$ that in reality are $2r_{o3}$ e $2r_{o4}$ . ## A.5 Class AB input stage based on adaptive biasing WTA (Baswa 06) #### **Bias point** $$\begin{split} I_1 &= I_2 = I_3 = I_4 = I_B \\ I_5 &= I_6 = 2I_B \\ I_7 &= I_8 = I_B \\ I_9 &= I_{10} = I_{11} = I_{12} = 2I_B \\ I_{13} &= I_{14} = 2I_B \\ I_{15} &= I_{16} = I_{17} = I_{18} = k2I_B \\ I_{QTOT} &= 2(5+2k)I_B + I_{cmfb} \\ I_{QTOT} &= 2(3+2k)I_B, \ with \ current \ mirror \\ I_{OTOT} &= 2kI_B, simple \end{split}$$ $$I_{QOUT} = 4kI_B$$ In detail: $DP$ $I_{Tail} = 2I_B$ $BUF$ $I_{BUF} = \beta I_{Tail}$ $\beta = 3$ $OUT$ $I_{out} = 2kI_{Tail}$ $\alpha = 1$ $AUX$ $I_{aux} = \alpha I_{Tail}$ $\alpha = 1$ $CMFB$ $I_{cmfb} = \gamma I_{Tail}$ $F_c = \frac{2k}{5+2k+\gamma}$ #### Large signal $$\begin{split} I_2 &= I_B \\ I_1 &= I_{1max} \\ I_{Load\ max} &= k(I_{1max} - I_B) \\ I_{1max} &= k_1(V_{GS1max} - V_T)^2 \\ V_{G1} &= V_{DCin} + V_{ic} + \frac{v_{id}}{2} \\ V_{S1} &= V_{DCin} + V_{ic} - \frac{v_{id}}{2} - V_{GS3} \\ V_{GS3} &= V_T + \sqrt{\frac{I_B}{k_3}} \\ I_{1max} &= k_1(v_{id} + \sqrt{\frac{I_B}{k_3}})^2 \\ \text{For example: } V_{DCin} &= V_{DD}/2, V_{ic} = 0, v_{idmax} = V_{DD} \end{split}$$ $$F_{SR} = \frac{k_1 (v_{DD} + \sqrt{\frac{I_B}{k_3}})^2 - I_B}{4I_B}$$ $$\begin{split} &-\frac{v_o}{R_{Load}} = g_{m17}v_x + g_{m15}v_y \\ &v_y = \frac{i_x}{g_{m13}} \\ &i_x = \begin{cases} -i_{11} & differential\ mode \\ i_{11} & common\ mod \\ \end{cases} \\ &i_{11} = -g_{m11}v_x \end{split}$$ $$v_x = -i_1 \frac{r_{09}(1 + g_{m7}r_{07})R}{D_p}$$ $$D_p = (r_{07} + R) + (1 + g_{m7}r_{07})(1 + g_{m9}R)r_{09}$$ #### **Differential Mode** $$v_1 = -v_2 = \frac{v_{id}}{2}$$ $i_1 = g_{m1} \frac{v_{id}}{2}$ #### $v_9 = 0$ $$\begin{split} v_o &= R_{Load} \frac{r_{o9}(1+g_{m7}r_{o7})R}{D_p} g_{m1} (g_{m17} + \frac{g_{m15}}{g_{m13}} g_{m11}) \frac{v_{id}}{2} \\ \text{Se } g_{m17} &= kg_{m9}; \, g_{m11} = g_{m9}; \, g_{m15} = kg_{m13}, \, \text{si ha:} \\ v_o &= R_{Load} \frac{r_{o9}(1+g_{m7}r_{o7})R}{D_p} kg_{m1}g_{m9}v_{id} \end{split}$$ #### **Common Mode** $$\begin{split} v_1 &= v_2 = v_{ic} \\ i_1 &= G_c v_{ic} \\ v_o &= R_{Load} \frac{r_{o9}(1 + g_{m7} r_{o7})R}{D_p} g_{m1} (g_{m17} - \frac{g_{m15}}{g_{m13}} g_{m11}) v_{ic} \\ \text{Se } g_{m17} &= k g_{m9}; \, g_{m11} = g_{m9}; \, g_{m15} = k g_{m13}, \, \text{si ha, } v_o = 0 \\ CMRR &= \frac{g_{m17} + \frac{g_{m15}}{g_{m13}} g_{m11}}{g_{m17} - \frac{g_{m15}}{g_{m13}} g_{m11}} CMRR_i \\ CMRR_i &= \frac{g_{m1}}{2G_c} \end{split}$$ $$\begin{split} i_1 &= \frac{\alpha}{D} \\ D &= \frac{Q}{D_p} \\ \alpha &= g_{m1} r_{o1} (r_{o3} + R) v_1 + (1 + g_{m5} R) r_{o5} \eta = \mu v_1 \\ \eta &= (g_{m1} r_{o1} - g_{m3} r_{o3}) v_1 \\ \mu &= g_{m1} r_{o1} (r_{o3} + R) + (g_{m1} r_{o1} - g_{m3} r_{o3}) (1 + g_{m5} R) r_{o5} \\ Q &= \Delta D_p r_{o1} + \Delta r_{o9} (r_{o7} + R) + D_p r_{o5} (1 + g_{m1} r_{o1}) (r_{o3} + R) \\ \Delta &= (r_{o3} + R) + (1 + g_{m3} r_{o3}) (1 + g_{m5} R) r_{o5} \\ i_1 &= \frac{D_p}{Q} \mu v_{ic} \end{split}$$ $$\begin{split} G_c &= \frac{D_p}{Q} \mu \\ CMRR_i &= \frac{g_{m1}Q}{2D_p\mu} \cong \frac{\Delta}{2(r_{o3}+R)} + \frac{r_{o5}(1+g_{m1}r_{o1})}{2r_{o1}} \cong \frac{g_{m3}r_{o3}g_{m5}r_{o5}R}{2(r_{o3}+R)} \end{split}$$ # A.6 Class AB input stage based on Peluso topology with Vs=-Vi (Peluso 97) #### **Bias point** $$I_{3} = I_{B}$$ $I_{1} = I_{B}$ $I_{5} = 2I_{B}$ $I_{7} = I_{B}$ $I_{9} = 2I_{B}$ $I_{11} = I_{13} = 2kI_{B}$ $I_{QTOT} = 2(3 + 2k)I_{B} + I_{cmfb}$ $I_{QOUT} = 4kI_{B}$ In detail: $DP$ $I_{Tail} = 2I_{B}$ OUT $$I_{out} = 2kI_{Tail}$$ BUF $I_{BUF} = \beta I_{Tail}$ $\beta = 1$ AUX $I_{aux} = \alpha I_{Tail}$ $\alpha = 1$ (or $\alpha$ =0 if recycled IB) CMFB $I_{cmfb} = \gamma I_{Tail}$ $F_c = \frac{2k}{2k+3+\gamma}$ #### Large signal $$\begin{split} I_{2} &= 0 \\ I_{1} &= I_{1max} \\ I_{Load\ max} &= k(I_{1max}) \\ I_{1max} &= k_{1}(V_{GS1max} - V_{T})^{2} \\ V_{G1} &= V_{DCin} + V_{ic} + \frac{v_{id}}{2} \\ V_{S1} &= V_{DCin} + V_{ic} - \frac{v_{id}}{2} - V_{GSQ} \\ V_{GSQ} &= V_{T} + \sqrt{\frac{I_{B}}{k_{3}}} \\ I_{1max} &= k_{1}(v_{id} + \sqrt{\frac{I_{B}}{k_{3}}})^{2} \\ \text{For example: } V_{DCin} &= V_{DD}/2, V_{ic} = 0, v_{idmax} = V_{DD} \\ F_{SR} &= \frac{k_{1}(v_{DD} + \sqrt{\frac{I_{B}}{k_{3}}})^{2}}{4I_{B}} \end{split}$$ #### Small signal analysis simplified (ro=0) differential mode #### Small signal analysis (v<sub>3</sub>=0) $$\begin{cases} g_{m1}(v_1-v_A) + \frac{v_B-v_A}{r_{01}}g_{m2}(v_2-v_A) + \frac{v_x-v_A}{r_{02}} = \frac{v_A}{r_{03}} + g_{m3}v_X \\ \frac{v_X}{R_1} + \frac{v_x-v_A}{r_{02}} + g_{m2}(v_2-v_A) = 0 \\ \frac{v_Y}{R_2} + \frac{v_Y-v_B}{r_{04}} - g_{m4}v_B + = 0 \\ \frac{v_Y-v_B}{r_{04}} - g_{m4}v_B = g_{m5}v_Y + \frac{v_B}{r_{05}} + g_{m1}(v_1-v_A) + \frac{v_B-v_A}{r_{01}} \\ v_X\left(g_{m3} + \frac{1}{R_1}\right) + \frac{v_A}{r_{03}} = -v_Y\left(g_{m5} + \frac{1}{R_2}\right) - \frac{v_B}{r_{05}} \\ av_1 + \beta v_2 + \gamma v_X + \delta v_Y = 0 \\ \varepsilon v_1 + \zeta v_2 + \eta v_X + \theta v_Y = 0 \\ \alpha = g_{m1}\left(g_{m2} + \frac{1}{r_{02}}\right)\left(g_{m4} + \frac{1}{r_{04}}\right) \\ \beta = -g_{m2}\left(g_{m1} + \frac{1}{r_{01}} + \frac{1}{r_{03}}\right)\left(\frac{1}{r_{02}} + \frac{1}{R_1}\right) + \left(g_{m3} + \frac{1}{R_1}\right)\left(g_{m2} + \frac{1}{r_{02}}\right) + \frac{1}{r_{03}}\left(\frac{1}{r_{02}} + \frac{1}{R_1}\right) \right] \\ \delta = \frac{1}{r_{01}}\left(\frac{1}{r_{04}} + \frac{1}{R_2}\right)\left(g_{m2} + \frac{1}{r_{04}}\right) \\ \xi = g_{m1}\left(g_{m2} + \frac{1}{r_{02}}\right)\left(g_{m4} + \frac{1}{r_{04}}\right) \\ \zeta = g_{m2}\left(g_{m1} + \frac{1}{r_{01}}\right)\left(g_{m4} + \frac{1}{r_{04}}\right) \\ \eta = -\left(g_{m1} + \frac{1}{r_{01}}\right)\left(g_{m4} + \frac{1}{r_{04}}\right) \\ \theta = \left(g_{m2} + \frac{1}{r_{02}}\right)\left[\left(g_{m4} + \frac{1}{r_{04}}\right)\left(g_{m5} + \frac{1}{R_2}\right) + \left(\frac{1}{r_{01}} + \frac{1}{r_{05}}\right)\left(\frac{1}{r_{04}} + \frac{1}{R_2}\right)\right] \\ v_X = \frac{(\alpha\eta - \gamma v)v_1 + (\beta\eta - \gamma\zeta)v_2}{\theta\gamma - \eta\delta} \\ v_Y = \frac{(\alpha\eta - \gamma v)v_1 + (\beta\eta - \gamma\zeta)v_2}{\theta\gamma - \eta\delta}$$ #### **Differential Mode** $$\begin{split} v_1 &= -v_2 = \frac{v_{id}}{2} \\ v_o &= -R_{LOAD} \big( g_{m7} v_y - g_{m6} v_x \big) \\ v_o &= -R_{LOAD} \frac{\Gamma}{\Delta} \\ \Delta &= \theta \gamma - \eta \delta \\ \Gamma &= \frac{v_{id}}{2} \big[ g_{m7} (\alpha \eta - \gamma \varepsilon - \beta \eta + \gamma \zeta) - g_{m6} (\varepsilon \delta - \theta \alpha - \zeta \delta + \theta \beta) \big] \end{split}$$ #### **Common Mode** $$\begin{split} v_1 &= v_2 = v_{ic} \\ v_o &= -R_{LOAD} \big( g_{m6} v_x + g_{m7} v_y \big) \\ v_o &= -R_{LOAD} \frac{\Sigma}{\Delta} \\ \Sigma &= v_{ic} \big[ g_{m6} (\varepsilon \delta - \theta \alpha + \zeta \delta - \theta \beta) + g_{m7} (\alpha \eta - \gamma \varepsilon + \beta \eta - \gamma \zeta) \big] \\ CMRR &= \frac{\Sigma}{2\Gamma} \\ \Gamma &= (\alpha - \beta) (g_{m6} \theta + g_{m7} \eta) + (\zeta - \varepsilon) (g_{m6} \delta + g_{m7} \gamma) \\ \Sigma &= -(\alpha + \beta) (g_{m6} \theta - g_{m7} \eta) + (\zeta + \varepsilon) (g_{m6} \delta - g_{m7} \gamma) \end{split}$$ $$\begin{split} &\alpha - \beta = \left(g_{m4} + \frac{1}{r_{o4}}\right) \left(2g_{m1}g_{m2} + \frac{g_{m3}}{r_{o2}} + \frac{g_{m2}}{r_{o1}} + \frac{g_{m2}}{r_{o2}}\right) \\ &\zeta - \varepsilon = \left(g_{m4} + \frac{1}{r_{o4}}\right) \left(\frac{g_{m1}}{r_{o2}} - \frac{g_{m2}}{r_{o2}} - \frac{g_{m2}}{r_{o3}}\right) \\ &\alpha + \beta = \left(g_{m4} + \frac{1}{r_{o4}}\right) \left(\frac{g_{m1}}{r_{o2}} - \frac{g_{m2}}{r_{o3}} - \frac{g_{m2}}{r_{o3}}\right) \\ &\zeta + \varepsilon = \left(g_{m4} + \frac{1}{r_{o4}}\right) \left(\frac{g_{m1}}{r_{o2}} - \frac{g_{m2}}{r_{o1}}\right) \\ &\text{placing} \\ &g_{m1} = g_{m2} = g_{mn} \\ &g_{m3} = 2g_{mn} \\ &g_{m4} = g_{mp} \\ &g_{m5} = 2g_{mp} \\ &g_{m6} = kg_{mn} \\ &g_{m7} + kg_{mp} \\ &r_{o1} = r_{o2} = r_{on} \\ &r_{o3} = r_{on}/2 \\ &r_{o5} = r_{op}/2 \\ &\text{I vave:} \end{split}$$ $$&\Gamma = \left[A(\alpha - \beta) + B(\zeta - \varepsilon)\right] k \\ &\Sigma = \left[-C(\alpha + \beta) + D(\zeta + \varepsilon)\right] k \\ &A = g_{mn} \left(g_{mn} + \frac{1}{r_{on}}\right) \left(\frac{1}{r_{e2}} + \frac{1}{r_{op}}\right) \left(\frac{2}{r_{o1}} + \frac{1}{r_{op}}\right) \\ &-g_{mp} \left(g_{mn} + \frac{1}{r_{on}}\right) \left(g_{mp} + \frac{1}{r_{op}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{op}}\right) \\ &-g_{mp} \left(g_{mn} + \frac{1}{r_{on}}\right) \left(g_{mp} + \frac{1}{r_{op}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{op}}\right) \\ &B = g_{mn} \frac{1}{r_{on}} \left(\frac{1}{r_{e2}} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{on}}\right) - g_{mp} \left(g_{mp} + \frac{1}{r_{on}}\right) \left(g_{mn} + \frac{3}{r_{on}}\right) \left(\frac{1}{r_{a1}} + \frac{1}{r_{on}}\right) \\ &-g_{mp} \left(g_{mp} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{on}}\right) \left(g_{mn} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{3}{r_{on}}\right) \left(\frac{1}{r_{a1}} + \frac{1}{r_{op}}\right) \\ &B = g_{mn} \frac{1}{r_{on}} \left(\frac{1}{r_{e2}} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{on}}\right) \left(g_{mp} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{3}{r_{on}}\right) \left(\frac{1}{r_{a1}} + \frac{1}{r_{op}}\right) \\ &-g_{mp} \left(g_{mp} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{op}}\right) \left(g_{mn} + \frac{1}{r_{op}}\right) \left(g_{mp} + \frac{1}{r_{op}}\right) \\ &-g_{mp} \left(g_{mn} + \frac{1}{r_{on}}\right) \left(\frac{1}{r_{on}} + \frac{2}{r_{op}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{op}}\right) \\ &+g_{mn} \left(g_{mn} + \frac{1}{r_{on}}\right) \left(\frac{1}{r_{on}} + \frac{2}{r_{op}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{op}}\right) \\ &-g_{mp} \left(g_{mn} + \frac{1}{r_{on}}\right) \left(\frac{1}{r_{on}} + \frac{2}{r_{op}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{op}}\right) \\ &+g_{mn} \left(\frac{1}{r_{o1}} + \frac{1}{r_{on}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{op}}\right) \left(\frac{1}{r_{o1}} + \frac{2}{r_{$$ $$\begin{split} &+g_{mp}\left(g_{mp}+\frac{1}{r_{op}}\right)\left(g_{mn}+\frac{1}{r_{on}}\right)\left(\frac{1}{R_1}+\frac{1}{r_{on}}\right)+\\ &+g_{mp}\left(g_{mp}+\frac{1}{r_{op}}\right)\left(g_{mn}+\frac{1}{r_{on}}\right)\left(2g_{mn}+\frac{1}{R_1}\right)\cong 2g_{mn}^2g_{mp}^2\\ &\Sigma=2kg_{mn}^2g_{mp}^2\left(-\alpha-\beta+\zeta+\varepsilon\right)=2kg_{mn}^3g_{mp}^3g_{np}^2\frac{2}{r_{on}}\\ &i_1=\frac{a}{p}\\ &\alpha=g_{mn}r_{o1}(r_{o2}+R)v_1+(1+g_{m3}R)r_{o3}\mathbf{n}\\ &\eta=g_{m1}r_{o1}(1+g_{m2}r_{o2})v_1-g_{m2}r_{o2}(1+g_{m1}r_{o1})v_2\\ &\alpha=Av_1+Bv_2\\ &A=g_{m1}r_{o1}[r_{o2}+R+r_{o3}(1+g_{m2}r_{o2})(1+g_{m3}R)]=g_{m1}r_{o1}\Delta\\ &B=-g_{m2}r_{o2}(1+g_{m1}r_{o1})(1+g_{m3}R)r_{o3}\\ &R_L=\frac{r_{o4}(1+g_{m4}r_{o4})}{\Delta p}\\ &\Delta_p=(r_{o4}+R)+(1+g_{m4}r_{o4})(1+g_{m3}R)r_{o3}\\ &D=\Delta\left(r_{o2}+R\right)+(1+g_{m2}r_{o2})(1+g_{m3}R)r_{o3}\\ &D=\Delta\left(r_{o2}+R\right)+(1+g_{m2}r_{o2})(1+g_{m3}R)r_{o3}\\ &D=\Delta\left(r_{o2}+R\right)+(1+g_{m1}r_{o1})(r_{o2}+R)r_{o3}&\frac{O}{\Delta p}\\ &Q=\Delta\Delta p_{ro1}+\Delta r_{o5}(r_{o4}+R)+\Delta p_{ro3}(1+g_{m1}r_{o1})(r_{o2}+R)\\ &v_y=-i_1\frac{r_{o5}(1+g_{m4}r_{o4})R}{\Delta p}&=-\frac{a}{Q}r_{o5}(1+g_{m4}r_{o4})R&=-\frac{R}{Q}\zeta\\ &v_x=-\frac{R}{B}\beta=-\frac{R}{Q}\\ &\delta=\left[\Delta_pr_{o1}+r_{o5}(r_{o4}+R)\right]g_{m2}r_{o2}v_2-\Delta_pr_{o3}\eta\\ &\delta=\left(r_1+Dv_2\right)\\ &C=-g_{m1}r_{o1}(1+g_{m2}r_{o2})r_{o3}\Delta p\\ &D=g_{m2}r_{o2}(2hp^r_{o1}+r_{o5}Ap_{(1}+g_{m1}r_{o1})+(r_{o4}+R)r_{o5}]\\ &for the common mode, 1 have:\\ &v_o=-R_{LOAD}\left(g_{m7}v_y+g_{m6}v_x\right)\\ &\text{with}, v_x=-\frac{R}{Q}\left(C-D\right)^{\frac{V_{cd}}{2}}=-v_x\\ &v_{od}=-R_{LOAD}\left(g_{m7}v_y+g_{m6}v_x\right)\\ &\text{with}, v_x=-\frac{R}{Q}\left(C-D\right)^{\frac{V_{cd}}{2}}=-v_x\\ &v_{od}=-R_{LOAD}\left(g_{m6}v_x+g_{m7}r_{o5}(1+g_{m4}r_{o4})A+g_{m7}r_{o5}(1+g_{m4}r_{o4})B\right)=\\ &=\left(g_{m7}r_{o1}(1+g_{m2}r_{o2})+g_{m2}r_{o2}(1+g_{m1}r_{o1})\right)r_{o3}\left[g_{m6}\Delta_p+g_{m7}r_{o5}(1+g_{m4}r_{o4})(1+g_{m3}R)\\ &\delta=\left(g_{m6}C+g_{m7}D+g_{m7}r_{o5}(1+g_{m4}r_{o4})A+g_{m7}r_{o5}(1+g_{m4}r_{o4})B\right)=\\ &=g_{m6}g_{m2}r_{o2}\left[\Delta_pr_{o1}+r_{o5}(r_{o4}+R)\right]+g_{m7}r_{o5}(1+g_{m4}r_{o4})B\right)=\\ &=g_{m6}g_{m2}r_{o2}\left[\Delta_pr_{o1}+r_{o5}(r_{o4}+R)\right]+g_{m7}r_{o5}\left(1+g_{m4}r_{o4}\right)B}=\\ &=g_{m6}g_{m2}r_{o2}\left[\Delta_pr_{o1}+r_{o5}(r_{o4}+R)\right]+g_{m7}r_{o5}\left(1+g_{m4}r_{o4}\right)B}=\\ &=g_{m6}g_{m2}r_{o2}\left[\Delta_pr_{o1}+r_{o5}(r_{o4}+R)\right]+g_{m7}r_{o5}\left(1+g_{m4}r_{o4}\right)B}=\\ &=g_{m6}g_{m2}r_{o2}\left[\Delta_pr_{o$$ $$CMRR = \frac{1}{2}\xi_n \left(1 + \frac{g_{mn}}{g_{mp}}\right)$$ $$\cos \xi_n = g_{mn}r_{on}$$ ## Appendix B ## B.1 Evaluation of the performance limit through analysis in the symbolic domain with Sapwin $\boldsymbol{4}$ Fig.B. 1: Fully differential class AB OTA $$\begin{cases} I_{\rm DWN} \propto g m_6 * v_{\rm x1,2} \\ I_{\rm UP} \propto g m_7 * v_{\rm y1,2} \end{cases} \tag{B.1} \label{eq:B.1}$$ $$V_{icm} = \frac{V_1 + V_2}{2} \tag{B.2}$$ #### B.1.2 Transfer function Vy/Vicm Fig.B. 2: circuit to calculate transfer function Vy/Vicm #### Vy/Vicm= [-gm8Gd3Gd2Gd11-gm8gm3Gd2Gd11+gm3gm2Gd8Gd11-gm8gm11Gd3Gd2-gm8gm3gm11Gd2+gm3gm2gm11Gd8+Gib(-gm2Gd3Gd11-gm8Gd3Gd11+gm8Gd2Gd12-gm2Gd3Gd12-gm2Gd8Gd12-gm2Gd8Gd3-gm2gm11Gd3-gm8gm11Gd3)] \_\_\_\_\_ $(Gd3Gd2Gd12Gd11+Gd8Gd2Gd12Gd11+GibGd2Gd12Gd11+gm3Gd2Gd12Gd11+\\ gm8Gd2Gd12Gd11+GibGd3Gd12Gd11+GibGd8Gd12Gd11+gm2GibGd12Gd11+gm8Gib\\ Gd12Gd11+gm3gm2Gd12Gd11+Gd8Gd3Gd2Gd11+GibGd3Gd2Gd11+gm12Gd3Gd2Gd11+\\ gm12Gd8Gd2Gd11+gm3Gd8Gd2Gd11+gm12GibGd2Gd11+gm3GibGd2Gd11+gm3gm12Gd2Gd1\\ 1+gm8gm12Gd2Gd11+GibGd8Gd3Gd11+gm12GibGd3Gd11+gm12GibGd8Gd11+gm3GibGd8Gd\\ 11+gm3gm2Gd8Gd11+gm2gm12GibGd11+gm8gm12GibGd11+gm3gm2GibGd11\\ +gm8gm3GibGd11+gm3gm2gm12Gd11+GibGd3Gd2Gd12+GibGd8Gd2Gd12+gm3GibGd2Gd12\\ +gm8GibGd2Gd12+gm3gm2GibGd12+GibGd8Gd3Gd2+gm11GibGd3Gd2+gm12gm11Gd3Gd2+\\ gm12GibGd8Gd2+gm3GibGd8Gd2+gm12gm11Gd8Gd2+gm12gm11GibGd2+gm3gm11GibGd2+\\ gm3gm12gm11Gd2+gm8gm12gm11Gd2+gm12gm11GibGd3+gm12gm11GibGd8+gm3gm11GibGd8+gm3gm11Gib+gm8gm12gm11Gib+gm8gm12gm11\\ Gib+gm3gm2gm11Gib+gm8gm3gm11Gib+gm3gm2gm12gm11)$ #### B.1.3 Transfer function Vx/Vicm Fig.B. 3: circuit to calculate transfer function Vx/Vicm #### Vx/Vicm= (gm8Gd2Gd12Gd11-gm2Gd3Gd12Gd11-gm2Gd8Gd12Gd11+gm8gm12Gd2Gd11-gm2Gd8Gd3Gd11-gm2gm12Gd8Gd11+gm8gm12gm11Gd2-gm2 gm12 gm11 Gd3-gm2gm12gm11Gd8+Gib(-gm2Gd3Gd11-gm8Gd3Gd11+gm8Gd2Gd12-gm2Gd3Gd12-gm2Gd8Gd12-gm2Gd8Gd3-gm2gm11Gd3-gm8gm11Gd3) \_\_\_\_\_ #### B.1.4 Comparison of transfer functions $V_X/Vicm$ vs. $V_Y/Vicm$ : By comparing the obtained transfer functions (Vx/Vicm and Vy/Vicm), note that the denominators are identical while the numerators have a common part and one that differs. This difference between the Vx/Vicm and Vy/Vicm numerators causes the difference between the $I_{UP}$ and $I_{DWN}$ currents flowing in M7 and M6 of the circuit shown in Fig.B.1, which originates from a common output mode signal. ## **B.2** Peluso topology counts with triode CMFB Fig.B. 4: Topology by Peluso with triode CMFB For calculating the Vo1 / Vicm transfer function, the overall function can be broken in two parts. $$AV_{CM} = \frac{V_{o1}}{V_{icm}} = \frac{I_L}{V_{icm}} \frac{V_{y1}}{I_L} \frac{V_{o1}}{V_{y1}} + \frac{V_{x1}}{V_{icm}} \frac{V_{o1}}{V_{x1}}$$ (B.3) $$F_{UP} = F_1 = \frac{I_L}{V_{icm}} \frac{V_{y1}}{I_L} \frac{V_{o1}}{V_{y1}} = A \cdot B \cdot C$$ (B.4) $$F_{DWN} = F_2 = \frac{V_{x1}}{V_{icm}} \frac{V_{o1}}{V_{x1}} = D \cdot E$$ (B.5) The $F_{UP}$ function is intrinsically linked to the $I_{UP}$ current while the $F_{DWN}$ function is linked to the $I_{DWN}$ current. In turn, $F_{UP}$ and $F_{DWN}$ functions have been decomposed into the product of multiple functions in order to make the calculations simpler. To calculate these functions, from time to time, a part of the circuit of Fig.B.4 was taken into account in which elements were introduced that take account of any load effects. Fig.B. 5: half circuit for calculating the functions needed to determine AVCM To calculate the transfer functions A, B, D, the circuit of Fig.B.6(c) was taken into account, in which the term GL which represents the load effects due to the circuit of Fig.B.6(b). $$AV_{CM} = \frac{V_{o1}}{V_{icm}} = \frac{I_L}{V_{icm}} \frac{V_{y1}}{I_L} \frac{V_{o1}}{V_{v1}} + \frac{V_{x1}}{V_{icm}} \frac{V_{o1}}{V_{x1}}$$ (B.3) Gib conductance, instead, replaces the independent current generator and is sized to provide the bias current ( $I_{bias}$ ) required to operate the structure. For the calculation of the functions C and E, reference will be made to the circuit of Fig.B.7(b) and (c). Fig.B. 6: equivalent circuits for partial function calculation From the circuits shows in Fig.B.6, I define: $$A = \frac{I_L}{V_{lcm}} \tag{B.6}$$ $$B = \frac{V_{y_1}}{I_L} \tag{B.7}$$ $$D = \frac{V_{x1}}{V_{icm}} \tag{B.8}$$ Fig.B. 7: equivalent circuits for partial function calculation From the circuits shows in Fig.B.7, I define: $$C = \frac{V_{01}}{V_{y1}} \tag{B.9}$$ $$E = \frac{V_{01}}{V_{x1}} \tag{B.10}$$ $$V_{o1} = V_{icm}(F_{UP} + F_{DWN})$$ (B.11) The difference between the two $F_{UP}$ and $F_{DWN}$ functions causes an output common mode signal not negligible. # **B.3** Accounts of the partial transfer functions defined above In this section, accounts will be performed to determine the transfer functions defined above, A, B, C, D, E, and summarized below. $$A = \frac{I_{L}}{V_{icm}} = \frac{V_{oL}G_{L}}{V_{icm}}$$ $$B = \frac{V_{y1}}{I_{L}}$$ $$C = \frac{V_{o1}}{V_{y1}}$$ $$D = \frac{V_{x1}}{V_{icm}}$$ $$E = \frac{V_{o1}}{V_{x1}}$$ (B.6) (B.7) (B.9) To perform the accounts, the effect overlay principle will be applied by enabling a source at a time. The sources in question are $V_1$ and $V_2$ . In the first instance, the GL term is determined to determine the $V_{oL}/V_1$ and $V_{oL}/V_2$ transfer functions. From these functions I can then determine the $IL/V_1$ and $IL/V_2$ functions. # **B.3.1 Conductance (GL) analysis** Fig.B. 8: (a) circuit to determine GL; (b) Equivalent Circuit For the calculation of GL, reference is made to the circuit of Fig.B.8(a) in which, as input to node X, an independent voltage supply Vx was placed. To determine GL we have to derive the ix current, since: $$G_{L} = \frac{i_{x}}{V_{x}} \tag{B.12}$$ To do this, use the equivalent circuit shown in Fig.B.8(b). In this circuit are indicated the terms Nib, Nx and Nb, the nodes to which the first law of Kirchhoff KCL (Kirchhoff Current Law) will be applied. As mentioned earlier, proceed with writing the equilibrium equation of currents at the Nib node: $$I_{11} + I_{d11} = I_{ib} ag{B.13}$$ $$(V_{S11} - V_{G11})gm_{11} + (V_{S11} - V_{G12})G_{d11} = V_{G12}G_{ib}$$ (B.14) $$V_{S11} = V_{x}$$ (B.15) $$V_{G11} = 0$$ (B.16) $$V_{x}gm_{11} + V_{x}G_{d11} - V_{G12}G_{d11} = V_{G12}G_{ib}$$ (B.17) By highlighting the terms in $V_x$ and $V_{G12}$ , I get: $$V_{x}(G_{d11} + gm_{11}) = V_{G12}(G_{ib} + G_{d11})$$ (B.18) $$V_{x}(G_{d11} + gm_{11}) = V_{G12}(G_{ib} + G_{d11})$$ $$V_{G12} = V_{x} \frac{(G_{d11} + gm_{11})}{(G_{ib} + G_{d11})}$$ (B.18) (B.19) To ease the notation, the following form is adopted: $$V_{G12} = V_{x} \frac{N_{00}}{D_{00}} \tag{B.20}$$ $$N_{00} = (G_{d11} + gm_{11}) \tag{B.21}$$ $$D_{00} = (G_{ib} + G_{d11}) (B.22)$$ Node Nx: $$I_{12} + I_{d12} + I_{x} = I_{11} + I_{d11}$$ (B.23) From the circuit of Fig.B.8(b), I can write: $$-I_{db} = I_{12} + I_{d12} \tag{B.24}$$ $$I_{ib} = I_{11} + I_{d11} \tag{B.25}$$ replacing (B.24) and (B.25) in (B.23), I get: $$-I_{db} + I_{x} = I_{ib} \tag{B.26}$$ $$I_{x} = I_{ib} + I_{db} \tag{B.27}$$ $$I_{x} = V_{G12}G_{ib} + V_{S12}G_{db} \tag{B.28}$$ I write KCL at Nb node: $$I_{12} + I_{d12} + I_{db} = 0 (B.29)$$ $$-(V_{G12} - V_{S12})gm_{12} + (V_{S12} - V_x)G_{d12} + V_{S12}G_{db} = 0$$ (B.30) $$-V_{G12}gm_{12} + V_{S12}G_{d12} + V_{S12}G_{db} + V_{S12}gm_{12} - V_{x}G_{d12} = 0$$ (B.31) $$-V_{G12}gm_{12} + V_{S12}(G_{d12} + G_{db} + gm_{12}) - V_xG_{d12} = 0$$ (B.32) $$V_{S12}(G_{d12} + G_{db} + gm_{12}) = V_x G_{d12} + V_{G12}gm_{12}$$ (B.33) $$V_{S12} = V_{x} \frac{G_{d12}}{(G_{d12} + G_{db} + gm_{12})} + V_{G12} \frac{gm_{12}}{(G_{d12} + G_{db} + gm_{12})}$$ (B.34) $$V_{S12} = V_x \frac{G_{d12}}{D_{01}} + V_{G12} \frac{gm_{12}}{D_{01}}$$ (B.35) $$D_{01} = (G_{d12} + G_{db} + gm_{12})$$ (B.36) Replacing (B.20) in (B.35): $$V_{G12} = V_{x} \frac{N_{00}}{D_{00}}$$ (B.20) $$V_{S12} = V_{x} \frac{G_{d12}}{D_{01}} + V_{G12} \frac{gm_{12}}{D_{01}}$$ $$V_{S12} = V_{x} \frac{G_{d12}}{D_{01}} + V_{x} \frac{N_{00}}{D_{00}} \frac{gm_{12}}{D_{01}}$$ (B.34) (B.37) $$V_{S12} = V_x \frac{G_{d12}}{D_{01}} + V_x \frac{N_{00}}{D_{00}} \frac{gm_{12}}{D_{01}}$$ (B.37) $$N_{00} = (G_{d11} + gm_{11}) \tag{B.21}$$ $$D_{00} = (G_{ib} + G_{d11}) (B.22)$$ $$D_{01} = (G_{d12} + G_{db} + gm_{12})$$ (B.36) $$V_{S12} = V_{x} \left[ \frac{G_{d12}D_{00}}{D_{01}D_{00}} + \frac{N_{00}}{D_{00}} \frac{gm_{12}}{D_{01}} \right]$$ (B.38) From equation (B.28) at Nx Node: $$I_{x} = V_{G12}G_{ib} + V_{S12}G_{db} (B.28)$$ Replacing $V_{G12}$ (B.20) and $V_{S12}$ (B.38) $$I_{x} = V_{x} \frac{N_{00}}{D_{00}} G_{ib} + V_{x} \left[ \frac{G_{d12} D_{00}}{D_{01} D_{00}} + \frac{N_{00}}{D_{00}} \frac{g m_{12}}{D_{01}} \right] G_{db}$$ (B.39) ### Appendix B $$\begin{split} I_x &= V_x \Big[ \frac{N_{00}D_{01}G_{ib}}{D_{00}D_{01}} + \frac{D_{00}G_{d12}G_{db}}{D_{00}D_{01}} + \frac{N_{00}gm_{12}G_{db}}{D_{00}D_{01}} \Big] & (B.40) \\ \frac{l_x}{V_x} &= \Big[ \frac{N_{00}D_{01}G_{ib}}{D_{00}D_{01}} + \frac{D_{00}G_{d12}G_{db}}{D_{00}D_{01}} + \frac{N_{00}gm_{12}G_{db}}{D_{00}D_{01}} \Big] & (B.41) \\ \frac{l_x}{V_x} &= \Big[ \frac{N_{11}}{D_T} + \frac{N_{T2}}{D_T} + \frac{N_{T3}}{D_T} \Big] & (B.42) \\ N_{T1} &= N_{00}D_{01}G_{ib} & (B.43) \\ N_{T2} &= D_{00}G_{d12}G_{db} & (B.44) \\ N_{T3} &= N_{00}gm_{12}G_{db} & (B.45) \\ D_T &= D_{00}D_{01} & (B.46) \\ N_{00} &= (G_{d11} + gm_{11}) & (B.21) \\ D_{00} &= (G_{ib} + G_{d11}) & (B.22) \\ D_{01} &= (G_{d12} + G_{db} + gm_{12}) & (B.36) \\ N_{T1} &= N_{00}D_{01}G_{ib} & (G_{d11} + gm_{11})(G_{d12} + G_{db} + gm_{12})G_{ib} & (B.47) \\ N_{T2} &= D_{00}G_{d12}G_{db} & (B.48) \\ N_{T3} &= N_{00}D_{01}G_{ib} &= (G_{d11} + gm_{11})(G_{d12} + G_{db} + gm_{12})G_{ib} & (B.47) \\ N_{T2} &= D_{00}G_{d12}G_{db} &= G_{d12}G_{db}(G_{ib} + G_{d11}) & (B.48) \\ N_{T3} &= N_{00}gm_{12}G_{db} &= gm_{12}G_{db}(G_{ib} + G_{d11}) & (B.48) \\ N_{T3} &= N_{00}gm_{12}G_{db} &= gm_{12}G_{db}(G_{d11} + gm_{11}) & (B.49) \\ D_T &= D_{00}D_{01} &= (G_{ib} + G_{d11})(G_{d12} + G_{db} + gm_{12}) &= G_{ib}(G_{d12} + G_{db} + gm_{12}) + G_{d11}(G_{d12} + G_{db} + gm_{12}) & (B.50) \\ \frac{l_x}{V_x} &= \Big[ \frac{N_{T1} + N_{T2} + N_{T3}}{D_T} \Big] & (B.51) \\ N_T &= N_{T1} + N_{T2} + N_{T3} &= G_{ib}G_{d11}(G_{d12} + G_{db} + gm_{12}) + G_{d11}(G_{d12} + G_{db} + gm_{12}) + G_{d12}G_{db}(G_{ib} + G_{d11}) & (B.52) \\ D_T &= G_{ib}(G_{d12} + G_{db} + gm_{12}) + G_{d11}(G_{d12} + G_{db} + gm_{12}) & (B.53) \\ \end{pmatrix}$$ # B.3.2 Vo/V1 analysis $I_1 + I_{d1} + I_L = 0$ Fig.B. 9: (a) circuit for the calculation of Vo / V1; (b) equivalent circuit I apply KCL to the node N0 of the circuit depicted in Fig.B.9: (B.70) $$(V_0 - V_{S2})G_{d1} + (V_1 - V_{S2})gm_1 + V_0G_L = 0$$ (B.71) $$V_0G_{d1} - V_{S2}G_{d1} + V_1gm_1 - V_{S2}gm_1 + V_0G_L = 0$$ (B.72) $$V_0(G_{d1} + G_L) + V_1 g m_1 = V_{S2}(G_{d1} + g m_1)$$ (B.73) $$V_{S2} = V_0 \frac{(G_{d1} + G_L)}{(G_{d1} + gm_1)} + V_1 \frac{gm_1}{(G_{d1} + gm_1)} = V_0 \frac{N_1}{D_1} + V_1 \frac{N_2}{D_1}$$ (B.74) $$D_1 = (G_{d1} + gm_1) (B.75)$$ $$N_1 = (G_{d1} + G_L)$$ (B.76) $$N_2 = gm_1 \tag{B.77}$$ I apply KCL to the node Nib: $$I_2 + I_{d2} + I_{ib} = 0 ag{B.78}$$ $$(V_{G3} - V_{S2})G_{d2} - V_{S2}gm_2 + V_{G3}G_{ib} = 0$$ (B.79) $$V_{G3}G_{d2} - V_{S2}G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{ib} = 0$$ (B.80) $$V_{G3}(G_{d2} + G_{ib}) = V_{S2}(G_{d2} + gm_2)$$ (B.81) $$V_{G3} = V_{S2} \frac{(G_{d2} + gm_2)}{(G_{d2} + G_{ib})} = V_{S2} \frac{N_3}{D_2}$$ (B.82) $$D_3 = (G_{d2} + G_{ib}) (B.83)$$ $$N_3 = (G_{d2} + gm_2) \tag{B.84}$$ I take equation (B.69), obtained at node N1: $$-V_{G3}(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$$ (B.69) replacing (B.82), (B.74), (B.62) in (B.69) $$V_{G3} = V_{S2} \frac{(G_{d2} + gm_2)}{(G_{d2} + G_{ib})} = V_{S2} \frac{N_3}{D_3}$$ (B.82) $$V_{S2} = V_0 \frac{(G_{d1} + G_L)}{(G_{d1} + gm_1)} + V_1 \frac{gm_1}{(G_{d1} + gm_1)} = V_0 \frac{N_1}{D_1} + V_1 \frac{N_2}{D_1}$$ (B.74) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3}{D_0}$$ (B.61) By replacing, equation (B.69) becomes: $$-V_{S2}\frac{N_3}{D_3}(G_{ib}+gm_3)-V_0G_L = \left(V_0\frac{N_1}{D_1}+V_1\frac{N_2}{D_1}\right)G_{d3} - \left(\frac{V_{S2}G_{d3}+V_{G3}gm_3}{D_0}\right)(G_{d3}+gm_3)$$ (B.85) $$-V_{S2}\frac{N_3}{D_3}(G_{ib}+gm_3)-V_0G_L=V_0\frac{N_1}{D_1}G_{d3}+V_1\frac{N_2}{D_1}G_{d3}-V_{S2}\left(\frac{G_{d3}+\frac{N_3}{D_3}gm_3}{D_0}\right)(G_{d3}+gm_3) (B.86)$$ $$V_{S2}\left[\left(\frac{G_{d3} + \frac{N_3}{D_3}gm_3}{D_0}\right)(G_{d3} + gm_3) - \frac{N_3}{D_3}(G_{ib} + gm_3)\right] = V_0\left(G_L + \frac{N_1}{D_1}G_{d3}\right) + V_1\frac{N_2}{D_1}G_{d3}$$ (B.87) replacing (B.74) in (B.87), I have: $$\left(V_0 \frac{N_1}{D_1} + V_1 \frac{N_2}{D_1}\right) \left[ \left(\frac{G_{d3} + \frac{N_3}{D_3} g m_3}{D_0}\right) (G_{d3} + g m_3) - \frac{N_3}{D_3} (G_{ib} + g m_3) \right] =$$ $$= V_0 \left(G_L + \frac{N_1}{D_1} G_{d3}\right) + V_1 \frac{N_2}{D_4} G_{d3}$$ (B.88) The equation from this moment will be fragmented to make calculations easier: $$A \cdot B = C \tag{B.89}$$ dove. $$A = \left(V_0 \frac{N_1}{D_1} + V_1 \frac{N_2}{D_1}\right) \tag{B.90}$$ $$B = \left[ \left( \frac{G_{d3} + \frac{N_3}{D_3} gm_3}{D_0} \right) (G_{d3} + gm_3) - \frac{N_3}{D_3} (G_{ib} + gm_3) \right]$$ (B.91) $$C = V_0 \left( G_L + \frac{N_1}{D_1} G_{d3} \right) + V_1 \frac{N_2}{D_1} G_{d3}$$ (B.92) $$B = \left[ \left( \frac{G_{d3} + \frac{N_3}{D_3} gm_3}{D_0} \right) (G_{d3} + gm_3) - \frac{N_3}{D_3} (G_{ib} + gm_3) \right] =$$ $$\begin{split} &=\left[\frac{G_{d3}}{D_{0}}(G_{d3}+gm_{3})+\left(\frac{N_{3}gm_{3}}{D_{3}D_{0}}\right)(G_{d3}+gm_{3})-\frac{N_{3}}{D_{3}}G_{ib}-\frac{N_{3}}{D_{3}}gm_{3}\right]=\\ &=\left[\frac{G_{d3}D_{3}}{D_{0}D_{3}}(G_{d3}+gm_{3})+\left(\frac{N_{3}gm_{3}}{D_{3}D_{0}}\right)(G_{d3}+gm_{3})-\frac{N_{3}D_{0}}{D_{0}D_{3}}G_{ib}-\frac{N_{3}D_{0}}{D_{0}D_{3}}gm_{3}\right]=\\ &=\left[\frac{G_{d3}D_{3}(G_{d3}+gm_{3})+N_{3}gm_{3}(G_{d3}+gm_{3})-N_{3}D_{0}G_{ib}-N_{3}D_{0}gm_{3}}{D_{0}D_{3}}\right]=\left[\frac{B^{'}}{D_{0}D_{3}}\right] \end{split} \tag{B.93}$$ $$B' = G_{d3}D_3(G_{d3} + gm_3) + N_3gm_3(G_{d3} + gm_3) - N_3D_0G_{ib} - N_3D_0gm_3$$ (B.94) $$B' = G_{d3}D_3(G_{d3} + gm_3) + N_3gm_3(G_{d3} + gm_3) - N_3D_0G_{ib} - N_3D_0gm_3$$ (B.94) Dove D<sub>0</sub>, D<sub>3</sub> e N<sub>3</sub>, sono: $$D_0 = (gm_3 + G_{d3} + G_{d0})$$ (B.62) $$D_3 = (G_{ib} + G_{d2}) (B.83)$$ $$N_3 = (G_{d2} + gm_2) \tag{B.84}$$ $$B' = G_{d3}(G_{ib} + G_{d2})(G_{d3} + gm_3) + gm_3(G_{d2} + gm_2)(G_{d3} + gm_3) +$$ $$-(G_{d2} + gm_2)(gm_3 + G_{d3} + G_{d0})G_{ib} - (G_{d2} + gm_2)(gm_3 + G_{d3} + G_{d0})gm_3 =$$ (B.95) $$=G_{d3}(G_{ib}G_{d3}+G_{ib}gm_3+G_{d2}G_{d3}+G_{d2}gm_3)+gm_3(G_{d2}G_{d3}+G_{d2}gm_3+gm_2G_{d3}+gm_2gm_3)$$ $$-G_{ib}(G_{d2}gm_3 + G_{d2}G_{d3} + G_{d2}G_{d0} + gm_2gm_3 + gm_2G_{d3} + gm_2G_{d0}) +$$ $$-gm_3(G_{d2}gm_3 + G_{d2}G_{d3} + G_{d2}G_{d0} + gm_2gm_3 + gm_2G_{d3} + gm_2G_{d0}) =$$ (B.96) $$=G_{ib}G_{d3}^2+G_{ib}gm_3G_{d3}+G_{d3}^2G_{d2}+G_{d2}gm_3G_{d3}+G_{d2}G_{d3}gm_3+G_{d2}gm_3^2+gm_3gm_2G_{d3}+gm_2gm_3^2+gm_2gm_3^2+gm_3gm_2G_{d3}+gm_2gm_3^2+gm_3gm_2G_{d3}+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_2gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm_3^2+gm$$ $$-G_{ib}G_{d2}gm_3-G_{ib}G_{d2}G_{d3}-G_{ib}G_{d2}G_{d0}-G_{ib}gm_2gm_3-G_{ib}gm_2G_{d3}-G_{ib}gm_2G_{d0}+\\$$ $$-G_{d2}gm_3^2 - G_{d2}G_{d3}gm_3 - gm_3G_{d2}G_{d0} - gm_2gm_3^2 - gm_3gm_2G_{d3} - gm_3gm_2G_{d0} \qquad (B.97)$$ simplifying I get: $$\begin{split} B' &= G_{ib}G_{d3}^2 + G_{ib}gm_3G_{d3} + G_{d3}^2G_{d2} + G_{d2}gm_3G_{d3} + \\ &- G_{ib}G_{d2}gm_3 - G_{ib}G_{d2}G_{d3} - G_{ib}G_{d2}G_{d0} - G_{ib}gm_2gm_3 - G_{ib}gm_2G_{d3} - G_{ib}gm_2G_{d0} + \\ &- gm_3G_{d2}G_{d0} - gm_3gm_2G_{d0} \end{split} \tag{B.98}$$ As regards the product of terms A and B, I can write: $$A \cdot B = A \cdot \frac{B'}{D_0 D_3} \tag{B.99}$$ $$A \cdot B = \left(V_0 \frac{N_1}{D_1} + V_1 \frac{N_2}{D_1}\right) \cdot \frac{B'}{D_0 D_3} = V_0 \frac{N_1 B'}{D_1 D_0 D_3} + V_1 \frac{N_2 B'}{D_1 D_0 D_3}$$ (B.100) As regards the product of term C, I can write: $$C = V_0 \left( G_L + \frac{N_1}{D_1} G_{d3} \right) + V_1 \frac{N_2}{D_1} G_{d3} = V_0 \left( \frac{G_L D_1 + N_1 G_{d3}}{D_1} \right) + V_1 \frac{N_2 G_{d3}}{D_1}$$ (B.101) $$A \cdot B = C \tag{B.89}$$ $$V_0 \frac{N_1 B'}{D_1 D_0 D_3} + V_1 \frac{N_2 B'}{D_1 D_0 D_3} = V_0 \left(\frac{G_L D_1 + N_1 G_{d3}}{D_1}\right) + V_1 \frac{N_2 G_{d3}}{D_1}$$ (B.102) reworking and simplifying the common terms right and left, the equation can be rewritten as: $$V_0 N_1 B' + V_1 N_2 B' = V_0 D_0 D_3 (G_L D_1 + N_1 G_{d3}) + V_1 D_0 D_3 N_2 G_{d3}$$ (B.103) $$V_0[N_1B' - D_0D_3(G_LD_1 + N_1G_{d3})] = V_1[D_0D_3N_2G_{d3} - N_2B']$$ (B.104) $$\frac{V_0}{V_1} = \frac{D_0 D_3 N_2 G_{d3} - N_2 B'}{N_1 B' - D_0 D_3 (G_L D_1 + N_1 G_{d3})} = \frac{N_T}{D_T}$$ (B.105) calculations for the numerator $N_T$ and for the denominator $D_T$ , will be performed separately. First, however, I recall the expressions of terms $D_0$ , $D_1$ , $D_3$ , $N_1$ , $N_2$ : $$D_0 = (gm_3 + G_{d3} + G_{d0}) (B.62)$$ $$D_1 = (gm_1 + G_{d1}) (B.75)$$ $$D_3 = (G_{ib} + G_{d2}) (B.83)$$ $$N_1 = (G_L + G_{d1}) (B.76)$$ $$N_2 = gm_1 \tag{B.77}$$ $$D_0 \cdot D_3 = (gm_3 + G_{d3} + G_{d0})(G_{ib} + G_{d2}) =$$ $$= (gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2})$$ (B.106) $$D_0D_3N_2G_{d3} = D_0D_3gm_1G_{d3} =$$ $$= (gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2})gm_1G_{d3} = (B.107)$$ $$= gm_1(gm_3G_{ib}G_{d3} + gm_3G_{d2}G_{d3} + G_{d3}G_{ib}G_{d3} + G_{d3}G_{d2}G_{d3} + G_{d0}G_{ib}G_{d3} + G_{d0}G_{d2}G_{d3})$$ $$\begin{split} -N_2B' &= -gm_1B' = \\ -gm_1B' &= -gm_1(G_{ib}G_{d3}^2 + G_{ib}gm_3G_{d3} + G_{d3}^2G_{d2} + G_{d2}gm_3G_{d3} + \\ -G_{ib}G_{d2}gm_3 - G_{ib}G_{d2}G_{d3} - G_{ib}G_{d2}G_{d0} - G_{ib}gm_2gm_3 - G_{ib}gm_2G_{d3} - G_{ib}gm_2G_{d0} + \\ -gm_3G_{d2}G_{d0} - gm_3gm_2G_{d0}) \end{split}$$ (B.108) by putting together the members of the numerator, I get: $$\begin{split} N_T &= D_0 D_3 N_2 G_{d3} - N_2 B' = \\ &= g m_1 \Big( g m_3 G_{ib} G_{d3} + g m_3 G_{d2} G_{d3} + G_{ib} G_{d3}^2 + G_{d3}^2 G_{d2} + G_{d0} G_{ib} G_{d3} + G_{d0} G_{d2} G_{d3} \Big) + \\ g m_1 \Big( -G_{ib} G_{d3}^2 - g m_3 G_{ib} G_{d3} - G_{d3}^2 G_{d2} - g m_3 G_{d2} G_{d3} + \\ +G_{ib} G_{d2} g m_3 + G_{ib} G_{d2} G_{d3} + G_{ib} G_{d2} G_{d0} + G_{ib} g m_2 g m_3 + G_{ib} g m_2 G_{d3} + G_{ib} g m_2 G_{d0} + \\ +g m_3 G_{d2} G_{d0} + g m_3 g m_2 G_{d0} \Big) \end{split} \tag{B.109}$$ Simplifying, I get: $$\begin{split} N_T &= gm_1(G_{d0}G_{ib}G_{d3} + G_{d0}G_{d2}G_{d3} + G_{ib}G_{d2}gm_3 + G_{ib}G_{d2}G_{d3} + G_{ib}G_{d2}G_{d0} + \\ &+ G_{ib}gm_2gm_3 + G_{ib}gm_2G_{d3} + G_{ib}gm_2G_{d0} + gm_3G_{d2}G_{d0} + gm_3gm_2G_{d0}) \end{split} \tag{B.110}$$ calculate the individual denominator members: $$D_T = N_1 B' - D_0 D_3 (G_L D_1 + N_1 G_{d3}) =$$ $$= (G_{L} + G_{d1})B' - D_{0}D_{3}[G_{L}D_{1} + (G_{L} + G_{d1})G_{d3}] =$$ $$= G_{L}B' + G_{d1}B' - G_{L}(D_{0}D_{3}D_{1}) - G_{L}(D_{0}D_{3}G_{d3}) - G_{d1}(D_{0}D_{3}G_{d3}) =$$ $$= G_{L}[B' - (D_{0}D_{3}D_{1}) - (D_{0}D_{3}G_{d3})] + G_{d1}[B' - (D_{0}D_{3}G_{d3})]$$ (B.111) $$\begin{split} -(D_0D_3D_1) &= -D_0D_3(gm_1 + G_{d1}) = -D_0D_3gm_1 - D_0D_3G_{d1} = \\ &= -gm_1(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) + \\ -G_{d1}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) \end{split} \tag{B.112}$$ $$-(D_0D_3G_{d3}) = = -G_{d3}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2})$$ (B.113) $$D_{T} = G_{L}[B' - (D_{0}D_{3}D_{1}) - (D_{0}D_{3}G_{d3})] + G_{d1}[B' - (D_{0}D_{3}G_{d3})]$$ (B.114) $$D_{T} = G_{L}[X] + G_{d1}[Y]$$ (B.115) $$X = B' - (D_0 D_3 D_1) - (D_0 D_3 G_{d3})$$ (B.116) $$Y = B' - (D_0 D_3 G_{d3}) (B.117)$$ $$X = B' - (D_0 D_3 D_1) - (D_0 D_3 G_{d3})$$ (B.116) $$B' = G_{ib}G_{d3}^2 + G_{ib}gm_3G_{d3} + G_{d3}^2G_{d2} + G_{d2}gm_3G_{d3} +$$ $$\begin{split} -G_{ib}G_{d2}gm_3 - G_{ib}G_{d2}G_{d3} - G_{ib}G_{d2}G_{d0} - G_{ib}gm_2gm_3 - G_{ib}gm_2G_{d3} - G_{ib}gm_2G_{d0} + \\ -gm_3G_{d2}G_{d0} - gm_3gm_2G_{d0} & (B.98) \\ -(D_0D_3D_1) = -gm_1(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) + \\ -G_{d1}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) & (B.112) \end{split}$$ $$-(D_0D_3G_{d3}) = -G_{d3}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2})$$ (B.113) by making the appropriate simplifications, from (B.116), I get: $$\begin{split} X &= -G_{ib}G_{d2}gm_3 - G_{ib}G_{d2}G_{d3} - G_{ib}G_{d2}G_{d0} - G_{ib}gm_2gm_3 - G_{ib}gm_2G_{d3} - G_{ib}gm_2G_{d0} + \\ &- gm_3G_{d2}G_{d0} - gm_3gm_2G_{d0} + \\ &- gm_1(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) + \\ &- G_{d1}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) \\ &- G_{d3}(G_{d0}G_{ib} + G_{d0}G_{d2}) \end{split} \tag{B.118}$$ $$\begin{split} Y &= B' - (D_0 D_3 G_{d3}) \\ B' &= G_{ib} G_{d3}^2 + G_{ib} g m_3 G_{d3} + G_{d3}^2 G_{d2} + G_{d2} g m_3 G_{d3} + \\ -G_{ib} G_{d2} g m_3 - G_{ib} G_{d2} G_{d3} - G_{ib} G_{d2} G_{d0} - G_{ib} g m_2 g m_3 - G_{ib} g m_2 G_{d3} - G_{ib} g m_2 G_{d0} + \\ -g m_3 G_{d2} G_{d0} - g m_3 g m_2 G_{d0} \\ -(D_0 D_3 G_{d3}) &= -G_{d3} (g m_3 G_{ib} + g m_3 G_{d2} + G_{d3} G_{ib} + G_{d3} G_{d2} + G_{d0} G_{ib} + G_{d0} G_{d2}) \\ (B.113)(2.2.58) \end{split}$$ by making the appropriate simplifications, from (B.117), I get: $$\begin{split} Y &= B' - (D_0 D_3 G_{d3}) \\ Y &= -G_{ib} G_{d2} g m_3 - G_{ib} G_{d2} G_{d3} - G_{ib} G_{d2} G_{d0} - G_{ib} g m_2 g m_3 - G_{ib} g m_2 G_{d3} - G_{ib} g m_2 G_{d0} + \\ -g m_3 G_{d2} G_{d0} - g m_3 g m_2 G_{d0} + \\ -G_{d3} (G_{d0} G_{ib} + G_{d0} G_{d2}) \end{split} \tag{B.120}$$ $$D_T &= G_L[X] + G_{d1}[Y]$$ $$\begin{split} G_L[X] &= G_L[-G_{ib}G_{d2}gm_3 - G_{ib}G_{d2}G_{d3} - G_{ib}G_{d2}G_{d0} - G_{ib}gm_2gm_3 - G_{ib}gm_2G_{d3} - G_{ib}gm_2G_{d0} \\ &-gm_3G_{d2}G_{d0} - gm_3gm_2G_{d0} + \\ &-gm_1(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) + \\ &-G_{d1}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) \\ &-G_{d3}(G_{d0}G_{ib} + G_{d0}G_{d2}] \end{split} \tag{B.122}$$ $$\begin{aligned} G_{d1}[Y] &= G_{d1}[-G_{ib}G_{d2}gm_3 - G_{ib}G_{d2}G_{d3} - G_{ib}G_{d2}G_{d0} - G_{ib}gm_2gm_3 - G_{ib}gm_2G_{d3} - G_{ib}gm_2G_{d0} - gm_3G_{d2}G_{d0} - gm_3gm_2G_{d0} - G_{d3}(G_{d0}G_{ib} + G_{d0}G_{d2})] \end{aligned} \tag{B.123}$$ D<sub>T</sub> can be write as: $$\begin{split} D_T &= -G_L[G_{ib}G_{d2}gm_3 + G_{ib}G_{d2}G_{d3} + G_{ib}G_{d2}G_{d0} + G_{ib}gm_2gm_3 + G_{ib}gm_2G_{d3} + G_{ib}gm_2G_{d0} + \\ &+ gm_3G_{d2}G_{d0} + gm_3gm_2G_{d0} + \\ &+ gm_1(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) + \\ &+ G_{d1}(gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2}) + \\ &+ G_{d3}(G_{d0}G_{ib} + G_{d0}G_{d2}] + \\ &+ G_{d1}[G_{ib}G_{d2}gm_3 + G_{ib}G_{d2}G_{d3} + G_{ib}G_{d2}G_{d0} + G_{ib}gm_2gm_3 + G_{ib}gm_2G_{d3} + G_{ib}gm_2G_{d0} + \\ &+ gm_3G_{d2}G_{d0} + gm_3gm_2G_{d0} + \\ &+ G_{d3}(G_{d0}G_{ib} + G_{d0}G_{d2})] \end{split} \tag{B.124}$$ in conclusion, the Vo/V1 transfer function can be written: $$\frac{V_0}{V_1} = \frac{N_T}{D_T} =$$ (B.125) $$\begin{split} &= -\mathsf{gm}_1(\mathsf{G}_{d0}\mathsf{G}_{ib}\mathsf{G}_{d3} + \mathsf{G}_{d0}\mathsf{G}_{d2}\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{gm}_3 + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{G}_{d0} + \\ &+ \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{gm}_3 + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{G}_{d0} + \mathsf{gm}_3\mathsf{G}_{d2}\mathsf{G}_{d0} + \mathsf{gm}_3\mathsf{gm}_2\mathsf{G}_{d0}) \\ &\overline{\mathsf{G}_L[\mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{gm}_3 + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{G}_{d0} + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{gm}_3 + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{G}_{d0} + \\ &+ \mathsf{gm}_3\mathsf{G}_{d2}\mathsf{G}_{d0} + \mathsf{gm}_3\mathsf{gm}_2\mathsf{G}_{d0} + \mathsf{gm}_1\mathsf{gm}_3\mathsf{G}_{ib} + \mathsf{gm}_1\mathsf{gm}_3\mathsf{G}_{d2} + \mathsf{gm}_1\mathsf{G}_{d3}\mathsf{G}_{ib} + \mathsf{gm}_1\mathsf{G}_{d3}\mathsf{G}_{ib} + \mathsf{gm}_1\mathsf{G}_{d3}\mathsf{G}_{d2} + \\ &+ \mathsf{gm}_1\mathsf{G}_{d0}\mathsf{G}_{ib} + \mathsf{gm}_1\mathsf{G}_{d0}\mathsf{G}_{d2} + \mathsf{G}_{d1}\mathsf{gm}_3\mathsf{G}_{ib} + \mathsf{gm}_3\mathsf{G}_{d2}\mathsf{G}_{d1} + \mathsf{G}_{d3}\mathsf{G}_{ib}\mathsf{G}_{d1} + \mathsf{G}_{d3}\mathsf{G}_{d2}\mathsf{G}_{d1} + \\ &+ \mathsf{G}_{d0}\mathsf{G}_{ib}\mathsf{G}_{d1} + \mathsf{G}_{d0}\mathsf{G}_{d2}\mathsf{G}_{d1} + \mathsf{G}_{d3}\mathsf{G}_{d0}\mathsf{G}_{ib} + \mathsf{G}_{d0}\mathsf{G}_{d2}\mathsf{G}_{d3}] + \\ &+ \mathsf{G}_{d1}[\mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{gm}_3 + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{G}_{d2}\mathsf{G}_{d0} + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{gm}_3 + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{G}_{d3} + \mathsf{G}_{ib}\mathsf{gm}_2\mathsf{G}_{d0} + \\ &+ \mathsf{gm}_3\mathsf{G}_{d2}\mathsf{G}_{d0} + \mathsf{gm}_3\mathsf{gm}_2\mathsf{G}_{d0} + \mathsf{G}_{d3}\mathsf{G}_{d0}\mathsf{G}_{ib} + \mathsf{G}_{d0}\mathsf{G}_{d2}\mathsf{G}_{d3}] \end{split}$$ # B.3.3 Vo/V<sub>2</sub> analysis Fig.B. 10: (a) circuit for the calculation of Vo/V2; (b) equivalent circuit For the calculation of all the following transfer functions, the same procedure used to calculate the first transfer function was followed, so I omit the comments. I apply KCL to the node N0 of the circuit depicted in Fig.B.10: $$\begin{array}{lll} V_{G0} = & V_{S0} = & 0 & (B.126) \\ I_0 = & & (B.127) \\ I_3 + I_{d3} = I_{d0} & (B.128) \\ (V_{S2} - V_{S3})G_{d3} + (V_{G3} - V_{S3})gm_3 = V_{S3}G_{d0} & (B.129) \\ V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3 = V_{S3}G_{d0} & (B.130) \\ V_{S2}G_{d3} + V_{G3}gm_3 = V_{S3}(G_{d0} + G_{d3} + gm_3) & (B.131) \\ V_{S3} = & \frac{V_{S2}G_{d3} + V_{G3}gm_3}{(G_{d0} + G_{d3} + gm_3)} & (B.132) \\ V_{S3} = & \frac{V_{S2}G_{d3} + V_{G3}gm_3}{D_0} & (B.133) \\ D_0 = & (G_{d0} + G_{d3} + gm_3) & (B.134) \\ \end{array}$$ I apply KCL to the node N1: $$\begin{split} I_{d2} + I_2 + I_{d1} + I_1 &= I_3 + I_{d3} \\ I_{d2} + I_2 &= -I_{ib} \\ I_{d1} + I_1 &= -I_L \\ -(I_{ib} + I_L) &= I_3 + I_{d3} \\ -(V_{G3}G_{ib} + V_0G_L) &= (V_{G3} - V_{S3})gm_3 + (V_{S2} - V_{S3})G_{d3} \\ -(V_{G3}G_{ib} + V_0G_L) &= V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3 \end{split} \tag{B.139}$$ $$-V_{G3}(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$$ (B.141) I apply KCL to the node NL: $$I_1 + I_{d1} + I_L = 0 ag{B.142}$$ $$(V_0 - V_{S2})G_{d1} + (-V_{S2})gm_1 + V_0G_L = 0$$ (B.143) $$V_0G_{d1} - V_{S2}G_{d1} - V_{S2}gm_1 + V_0G_L = 0 (B.144)$$ $$V_0(G_{d1} + G_L) = V_{S2}(G_{d1} + gm_1)$$ (B.145) $$V_{S2} = V_0 \frac{(G_{d1} + G_L)}{(G_{d1} + gm_1)} = V_0 \frac{N_1}{D_1}$$ (B.146) $$D_1 = (G_{d1} + gm_1) (B.147)$$ $$N_1 = (G_{d1} + G_L) \tag{B.148}$$ I apply KCL to the node Nib: $$I_2 + I_{d2} + I_{ib} = 0 ag{B.149}$$ $$(V_{G3} - V_{S2})G_{d2} + (V_2 - V_{S2})gm_2 + V_{G3}G_{ib} = 0$$ (B.150) $$V_{G3}G_{d2} - V_{S2}G_{d2} + V_{2}gm_{2} - V_{S2}gm_{2} + V_{G3}G_{ib} = 0$$ (B.151) $$V_{G3}(G_{d2} + G_{ib}) = V_{S2}(G_{d2} + gm_2) - V_2gm_2$$ (B.152) $$V_{G3} = V_{S2} \frac{(G_{d2} + gm_2)}{(G_{d2} + G_{ib})} - V_2 \frac{gm_2}{(G_{d2} + G_{ib})} = V_{S2} \frac{N_3}{D_3} - V_2 \frac{N_4}{D_3}$$ (B.153) $$V_{G3} = V_0 \frac{N_1}{D_1} \frac{N_3}{D_2} - V_2 \frac{N_4}{D_2}$$ (B.154) $$D_3 = (G_{d2} + G_{ib}) \tag{B.155}$$ $$N_3 = (G_{d2} + gm_2) \tag{B.156}$$ $$N_4 = gm_2 \tag{B.157}$$ I consider (B.133): $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3}{D_0}$$ (B.133) $$V_{S3} = \frac{V_0 \frac{N_1}{D_1} G_{d3} + V_0 \frac{N_1 N_3}{D_1 D_3} g m_3 - \frac{N_4}{D_3} g m_3}{D_0}$$ (B.158) $$V_{S3} = \frac{V_0 \frac{N_1 D_3}{D_1 D_3} G_{d3} + V_0 \frac{N_1 N_3}{D_1 D_3} g m_3 - V_2 \frac{N_4 D_1}{D_3 D_1} g m_3}{D_0}$$ (B.159) $$V_{S3} = \frac{V_0 N_1 D_3 G_{d3} + V_0 N_1 N_3 g m_3 - V_2 N_4 D_1 g m_3}{D_0 D_1 D_3}$$ (B.160) $$V_{S3} = \frac{V_0(N_1D_3G_{d3} + N_1N_3gm_3) - V_2N_4D_1gm_3}{D_0D_1D_3}$$ (B.161) I consider (B.141): $$-V_{G3}(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$$ (B.141) $$V_{G3} = V_0 \frac{N_1}{D_1} \frac{N_3}{D_2} - V_2 \frac{N_4 D_1}{D_1 D_2}$$ (B.152) $$V_{S2} = V_0 \frac{N_1}{D_2} \tag{B.146}$$ $$V_{S3} = \frac{V_0(N_1D_3G_{d3} + N_1N_3gm_3) - V_2N_4D_1gm_3}{D_0D_1D_3}$$ (B.156) $$-\left(V_{0}\frac{N_{1}}{D_{1}}\frac{N_{3}}{D_{3}}-V_{2}\frac{N_{4}D_{1}}{D_{1}D_{3}}\right)(G_{ib}+gm_{3})-V_{0}G_{L}=$$ $$=V_{0}\frac{N_{1}}{D_{1}}G_{d3}-\frac{V_{0}(N_{1}D_{3}G_{d3}+N_{1}N_{3}gm_{3})-V_{2}N_{4}D_{1}gm_{3}}{D_{0}D_{1}D_{3}}(G_{d3}+gm_{3})$$ (B.162) $$\frac{-V_0[N_1N_3(G_{ib}+gm_3)+G_LD_1D_3]+V_2N_4D_1(G_{ib}+gm_3)}{D_1D_3} = = V_0 \frac{N_1D_0D_3G_{d3}}{D_0D_1D_3} - \frac{V_0(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)-V_2N_4D_1gm_3(G_{d3}+gm_3)}{D_0D_1D_3}$$ (B.163) $$\begin{aligned} &-V_0D_0[N_1N_3(G_{ib}+gm_3)+G_LD_1D_3]+V_2N_4D_0D_1(G_{ib}+gm_3)=\\ &=V_0N_1D_0D_3G_{d3}-V_0(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)-V_2N_4D_1gm_3(G_{d3}+gm_3)]\ (B.164) \end{aligned}$$ By highlighting the terms in $V_0$ and $V_2$ , I get: $$\begin{split} &V_0[-D_0N_1N_3(G_{ib}+gm_3)-G_LD_0D_1D_3-N_1D_0D_3G_{d3}+(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)]=\\ &=V_2[N_4D_1gm_3(G_{d3}+gm_3)-N_4D_0D_1(G_{ib}+gm_3)] \end{split} \tag{B.165}$$ The transfer function becomes: $$\frac{V_0}{V_2} = \frac{N_T}{D_T} =$$ $$=\frac{[N_4D_1gm_3(G_{d3}+gm_3)-N_4D_0D_1(G_{ib}+gm_3)]}{[-D_0N_1N_3(G_{ib}+gm_3)-G_LD_0D_1D_3-N_1D_0D_3G_{d3}+(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)]} \tag{B.166}$$ Calcolo del numeratore N<sub>T</sub>, della funzione trovata: $$N_4 = gm_2 \tag{B.157}$$ $$D_0 = (gm_3 + G_{d3} + G_{d0}) \tag{B.134}$$ $$D_1 = (gm_1 + G_{d1}) (B.147)$$ $$N_{T} = [N_{4}D_{1}gm_{3}(G_{d3} + gm_{3}) - N_{4}D_{0}D_{1}(G_{ib} + gm_{3})] = N_{T1} + N_{T2}$$ (B.167) $$N_{T1} = N_4 D_1 gm_3 (G_{d3} + gm_3) =$$ $$= N_4(gm_1 + G_{d1})gm_3(G_{d3} + gm_3) =$$ $$= gm_2gm_3(gm_1 + G_{d1})(G_{d3} + gm_3) =$$ $$= gm_2gm_3(gm_1G_{d3} + gm_1gm_3 + G_{d1}G_{d3} + G_{d1}gm_3) =$$ (B.168) $$\begin{split} N_{T2} &= -N_4 D_0 D_1 (G_{ib} + g m_3) = -g m_2 (g m_3 + G_{d3} + G_{d0}) (g m_1 + G_{d1}) (G_{ib} + g m_3) = \\ &= -g m_2 (g m_3 + G_{d3} + G_{d0}) (g m_1 G_{ib} + g m_1 g m_3 + G_{d1} G_{ib} + G_{d1} g m_3) = \\ &= -g m_2 g m_3 \quad (g m_1 G_{ib} + g m_1 g m_3 + G_{d1} G_{ib} + G_{d1} g m_3) + \end{split}$$ $$-gm_{2}G_{d3}(gm_{1}G_{ib} + gm_{1}gm_{3} + G_{d1}G_{ib} + G_{d1}gm_{3}) + -gm_{2}G_{d0}(gm_{1}G_{ib} + gm_{1}gm_{3} + G_{d1}G_{ib} + G_{d1}gm_{3})$$ (B.169) $$N_T = N_{T1} + N_{T2} = -gm_2gm_3 (gm_1G_{ib} + G_{d1}G_{ib}) +$$ $$-gm_{2}G_{d3}(gm_{1}G_{ib} + G_{d1}G_{ib}) + -gm_{2}G_{d0}(gm_{1}G_{ib} + gm_{1}gm_{3} + G_{d1}G_{ib} + G_{d1}gm_{3})$$ (B.170) D<sub>T</sub> calculation: $$=\frac{[N_4D_1gm_3(G_{d3}+gm_3)-N_4D_0D_1(G_{ib}+gm_3)]}{[-D_0N_1N_3(G_{ib}+gm_3)-G_LD_0D_1D_3-N_1D_0D_3G_{d3}+(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)]}$$ (B.166) $$D_{T} = -D_{0}N_{1}N_{3}(G_{ib} + gm_{3}) - G_{L}D_{1}D_{0}D_{3} - N_{1}D_{0}D_{3}G_{d3} + (N_{1}D_{3}G_{d3} + N_{1}N_{3}gm_{3})(G_{d3} + gm_{3})$$ where. $$D_0 = (gm_3 + G_{d3} + G_{d0})$$ (B.134) $$D_1 = (gm_1 + G_{d1}) (B.147)$$ $$D_3 = (G_{ib} + G_{d2}) (B.155)$$ $$N_1 = (G_L + G_{d1}) (B.148)$$ $$N_3 = (G_{d2} + gm_2) \tag{B.156}$$ $$D_0D_3 = (gm_3 + G_{d3} + G_{d0})(G_{ib} + G_{d2}) =$$ $$= (gm_3G_{ib} + gm_3G_{d2} + G_{d3}G_{ib} + G_{d3}G_{d2} + G_{d0}G_{ib} + G_{d0}G_{d2})$$ $$N_1N_3 = (G_L + G_{d1})(G_{d2} + gm_2) =$$ (B.171) $$= (G_L G_{d2} + G_L g m_2 + G_{d1} G_{d2} + G_{d1} g m_2)$$ (B.172) $$N_1D_3 = (G_L + G_{d1})(G_{ib} + G_{d2}) =$$ $$= (G_L G_{ib} + G_L G_{d2} + G_{d1} G_{ib} + G_{d1} G_{d2})$$ (B.173) $$D_0(G_{ib} + gm_3) = (gm_3 + G_{d3} + G_{d0})(G_{ib} + gm_3) =$$ $$(gm_3G_{ib} + gm_3^2 + G_{d3}G_{ib} + G_{d3}gm_3 + G_{d0}G_{ib} + G_{d0}gm_3)$$ (B.174) $$D_{T} = -D_{0}(G_{ib} + gm_{3})N_{1}N_{3} - G_{L}D_{1}D_{0}D_{3} - N_{1}D_{0}D_{3}G_{d3} +$$ $$+(N_1D_3G_{d3}^2 + N_1D_3G_{d3}gm_3 + N_1N_3gm_3G_{d3} + N_1N_3gm_3^2)$$ (B.175) $$D_{T} = A + B + C + D + E + F + G$$ (B.176) $$\begin{split} A &= -D_0(G_{ib} + gm_3)N_1N_3 = -(gm_3G_{ib} + gm_3^2 + G_{d3}G_{ib} + G_{d3}gm_3 + G_{d0}G_{ib} + G_{d0}gm_3)N_1N_3 \\ &= -(gm_3G_{ib} + gm_3^2 + G_{d3}G_{ib} + G_{d3}gm_3 + G_{d0}G_{ib} + G_{d0}gm_3)N_1N_3 = \\ &= -(gm_3G_{ib} + gm_3^2 + G_{d3}G_{ib} + G_{d3}gm_3 + G_{d0}G_{ib} + G_{d0}gm_3)(G_LG_{d2} + G_Lgm_2 + G_{d1}G_{d2} + G_{d1}gm_2) = \\ &= -G_LG_{d2}(gm_3G_{ib} + gm_3^2 + G_{d3}G_{ib} + G_{d3}gm_3 + G_{d0}G_{ib} + G_{d0}gm_3) + \\ &-G_Lgm_2(gm_3G_{ib} + gm_3^2 + G_{d3}G_{ib} + G_{d3}gm_3 + G_{d0}G_{ib} + G_{d0}gm_3) + \end{split}$$ $$-G_{d1}G_{d2}(gm_3G_{ib}+gm_3^2+G_{d3}G_{ib}+G_{d3}gm_3+G_{d0}G_{ib}+G_{d0}gm_3)+$$ $$-G_{d1}gm_{2}(gm_{3}G_{ib} + gm_{3}^{2} + G_{d3}G_{ib} + G_{d3}gm_{3} + G_{d0}G_{ib} + G_{d0}gm_{3})$$ (B.177) $B = -G_1D_1D_0D_3 =$ # $B.3.4 V_{v1}/I_L$ analysis Fig.B. 11: (a) circuit for the calculation of Vy/lin; (b) equivalent circuit I apply KCL to the node Nib Depicted in Fig.B.11: $$I_{11} + I_{d11} = I_{ib} ag{B.194}$$ $$-(V_{G11} - V_{S11})gm_{11} + (V_{S11} - V_{G12})G_{d11} = V_{G12}G_{ib}$$ (B.195) $$V_{G11} = 0 (B.196)$$ $$V_{G12} = V_{y}$$ (B.197) $$-V_{G11}gm_{11} + V_{S11}gm_{11} + V_{S11}G_{d11} - V_{G12}G_{d11} = V_{G12}G_{ib}$$ (B.198) $$V_{S11}gm_{11} + V_{S11}G_{d11} - V_yG_{d11} = V_yG_{ib}$$ (B.199) $$V_{S11}(gm_{11} + G_{d11}) = V_v(G_{ib} + G_{d11})$$ (B.200) $$V_{S11} = V_y \frac{(G_{ib} + G_{d11})}{(gm_{11} + G_{d11})}$$ $$V_{S11} = V_y \frac{N_{00}}{D_{00}}$$ (B.201) (B.202) $$V_{S11} = V_y \frac{N_{00}}{D_{00}} \tag{B.202}$$ $$N_{00} = (G_{ib} + G_{d11}) (B.203)$$ $$D_{00} = (gm_{11} + G_{d11}) (B.204)$$ I apply KCL to the node Nin: $$I_{12} + I_{d12} + I_{in} = I_{11} + I_{d11}$$ (B.205) $$I_{11} + I_{d11} = I_{ib} ag{B.206}$$ $$I_{12} + I_{d12} + I_{in} = I_{ib} ag{B.207}$$ $$-(V_{G12} - V_{S12})gm_{12} + (V_{S12} - V_{S11})G_{d12} + I_{in} = V_{G12}G_{ib}$$ (B.208) $$V_{G12} = V_{v}$$ (B.197) $$-V_{v}gm_{12} + V_{S12}gm_{12} + V_{S12}G_{d12} - V_{S11}G_{d12} + I_{in} = V_{v}G_{ib}$$ (B.209) $$-V_{y}(G_{ib} + gm_{12}) + V_{S12}(gm_{12} + G_{d12}) - V_{S11}G_{d12} + I_{in} = 0$$ (B.210) $$V_{v}(G_{ib} + gm_{12}) - V_{S12}(gm_{12} + G_{d12}) + V_{S11}G_{d12} = I_{in}$$ (B.211) I apply KCL to the node Nb: $$I_{12} + I_{d12} + I_{db} = 0 ag{B.212}$$ $$-(V_{G12} - V_{S12})gm_{12} + (V_{S12} - V_{S11})G_{d12} + V_{S12}G_{db} = 0$$ (B.213) $$-V_{y}gm_{12} + V_{S12}gm_{12} + V_{S12}G_{d12} - V_{S11}G_{d12} + V_{S12}G_{db} = 0$$ (B.214) $$V_{S12}gm_{12} + V_{S12}G_{d12} + V_{S12}G_{db} = V_{v}gm_{12} + V_{S11}G_{d12}$$ (B.215) $$V_{S12}(gm_{12} + G_{d12} + G_{db}) = V_v gm_{12} + V_{S11}G_{d12}$$ (B.216) $$V_{S12} = V_{y} \frac{gm_{12}}{(gm_{12} + G_{d12} + G_{db})} + V_{S11} \frac{G_{d12}}{(gm_{12} + G_{d12} + G_{db})}$$ (B.217) $$V_{S12} = V_y \frac{gm_{12}}{D_{01}} + V_{S11} \frac{G_{d12}}{D_{01}}$$ (B.218) $$D_{01} = (gm_{12} + G_{d12} + G_{db})$$ (B.219) Replacing (B.202) in (B.218): $$V_{S11} = V_y \frac{N_{00}}{D_{00}} \tag{B.202}$$ $$N_{00} = (G_{ib} + G_{d11}) (B.203)$$ $$D_{00} = (gm_{11} + G_{d11}) (B.204)$$ $$D_{01} = (gm_{12} + G_{d12} + G_{db})$$ (B.219) $$V_{S12} = V_y \frac{gm_{12}}{D_{01}} + V_{S11} \frac{G_{d12}}{D_{01}}$$ (B.218) $$V_{S12} = V_y \frac{gm_{12}}{D_{01}} + V_y \frac{N_{00}}{D_{00}} \frac{G_{d12}}{D_{01}}$$ (B.220) $$V_{S12} = V_{y} \frac{gm_{12}}{D_{01}} + V_{y} \frac{N_{00}}{D_{00}} \frac{G_{d12}}{D_{01}}$$ $$V_{S12} = V_{y} \frac{D_{00}gm_{12}}{D_{00}D_{01}} + V_{y} \frac{N_{00}}{D_{00}} \frac{G_{d12}}{D_{01}}$$ (B.221) $$V_{S12} = V_{y} \left[ \frac{D_{00}gm_{12} + N_{00}G_{d12}}{D_{00}D_{01}} \right]$$ (B.222) From the equation to the node Nin: $$I_{in} = V_y(G_{ib} + gm_{12}) - V_{S12}(gm_{12} + G_{d12}) + V_{S11}G_{d12}$$ (B.211) Replacing V<sub>S11</sub> (B.202)) e V<sub>S12</sub> (B.222): $$I_{in} = V_y(G_{ib} + gm_{12}) - V_y[\frac{D_{00}gm_{12} + N_{00}G_{d12}}{D_{00}D_{01}}](gm_{12} + G_{d12}) + V_y\frac{N_{00}}{D_{00}}G_{d12}$$ (B.223) $$I_{in} = V_{y}(G_{ib} + gm_{12}) - V_{y}\left[\frac{D_{00}gm_{12} + N_{00}G_{d12}}{D_{00}D_{01}}\right](gm_{12} + G_{d12}) + V_{y}\frac{N_{00}}{D_{00}}G_{d12}$$ $$I_{in} = V_{y}\frac{D_{00}D_{01}(G_{ib} + gm_{12})}{D_{00}D_{01}} - V_{y}\left[\frac{D_{00}gm_{12} + N_{00}G_{d12}}{D_{00}D_{01}}\right](gm_{12} + G_{d12}) + V_{y}\frac{D_{01}N_{00}}{D_{00}D_{01}}G_{d12}$$ (B.224) $$I_{in}D_{00}D_{01} = V_yD_{00}D_{01}(G_{ib} + gm_{12}) - V_y(D_{00}gm_{12} + N_{00}G_{d12})(gm_{12} + G_{d12}) + V_yD_{01}N_{00}G_{d12}$$ (B.225) $$\begin{split} I_{ln}D_{00}D_{01} &= V_y [D_{00}D_{01}(G_{lb} + gm_{12}) - (D_{00}gm_{12} + N_{00}G_{d12})(gm_{12} + G_{d12}) + D_{01}N_{00}G_{d12}] \\ \frac{V_y}{l_n} &= \frac{D_{00}D_{01}}{[D_{00}D_{01}(G_{lb} + gm_{12}) - (D_{00}gm_{12} + N_{00}G_{d12})(gm_{12} + G_{d12}) + D_{01}N_{00}G_{d12}]}{(B.228)} \end{split}$$ $$\frac{V_y}{l_n} &= \frac{N_T}{D_{11}} = \frac{N_T}{D_{T1} + D_{T2} + D_{T3}} \qquad (B.228) \\ N_T &= D_{00}D_{01} \qquad (B_{12}) \qquad (B.228) \\ N_T &= D_{00}D_{01}(G_{lb} + gm_{12}) \qquad (B.230) \\ D_{T2} &= -(D_{00}gm_{12} + N_{00}G_{d12})(gm_{12} + G_{d12}) \qquad (B.231) \\ D_{T3} &= D_{01}N_{00}G_{d12} \qquad (B.232) \\ N_{00} &= (G_{lb} + G_{d11}) \qquad (B.234) \\ D_{00} &= (gm_{11} + G_{d11}) \qquad (B.204) \\ D_{01} &= (gm_{12} + G_{d12} + G_{db}) \qquad (B.219) \\ N_T &= D_{00}D_{01} (G_{lb} + gm_{12}) = (gm_{11} + G_{d11})(gm_{12} + G_{d12} + G_{db}) = \\ &= gm_{11}(gm_{12} + G_{d12} + G_{db}) + G_{d11}(gm_{12} + G_{d12} + G_{db}) = \\ &= gm_{11}(gm_{12} + G_{d12} + G_{db}) + G_{d11}(gm_{12} + G_{d12} + G_{db}) = \\ &= (gm_{11} + G_{d11})(G_{lb} + gm_{12}) = (gm_{11} + G_{d11})(gm_{12} + G_{d12} + G_{db}) = \\ &= (gm_{11} + G_{d11})(G_{lb} + gm_{12}) = (gm_{11} + G_{d11})(gm_{12} + G_{d12} + G_{db}) = \\ &= (gm_{11}G_{lb} + gm_{11}gm_{12} + G_{d11}G_{lb} + G_{d11}gm_{12}) + G_{d12}G_{lb} + G_{d11}G_{lb} + G_{d11}G_{lb} + G_{d11}G_{lb} + G_{d12}G_{lb} G$$ $D_{T} = gm_{12}(gm_{11}G_{ib} + G_{d11}G_{ib}) + G_{d12}(gm_{11}G_{ib} + G_{d11}G_{ib}) +$ $$+G_{db}(gm_{11}G_{ib}+gm_{11}gm_{12}+G_{d11}G_{ib}+G_{d11}gm_{12})+G_{d12}(G_{db}G_{ib}+G_{db}G_{d11}) \qquad (B.238)$$ # B.3.5 Vo1/Vy1 analysis Fig.B. 12: (a) circuit for the calculation of Vout/Vy; (b) equivalent circuit I apply KCL to the node Nout depicted in Fig.B.12: $$\begin{split} I_{7b} + I_{d7b} &= I_{N} & (B.239) \\ -(V_{G7b} - V_{S7b}) gm_{7b} + (V_{S7b} - V_{out}) G_{d7b} &= V_{out} G_{N} & (B.240) \\ -V_{G7b} gm_{7b} + V_{S7b} gm_{7b} - V_{out} G_{d7b} + V_{S7b} G_{d7b} &= V_{out} G_{N} & (B.241) \\ V_{G7b} &= 0 & (B.242) \\ V_{S7b} gm_{7b} + V_{S7b} G_{d7b} &= V_{out} G_{N} + V_{out} G_{d7b} & (B.243) \\ V_{S7b} (gm_{7b} + G_{d7b}) &= V_{out} (G_{N} + G_{d7b}) & (B.244) \\ V_{S7b} &= V_{out} \frac{(G_{N} + G_{d7b})}{(gm_{7b} + G_{d7b})} &= V_{out} \frac{N_{0}}{D_{0}} & (B.245) \\ N_{0} &= (G_{N} + G_{d7b}) & (B.246) \\ D_{0} &= (gm_{7b} + G_{d7b}) & (B.247) \\ \end{split}$$ I apply KCL to the node N7: $$\begin{split} I_7 + I_{d7} &= I_{7b} + I_{d7b} \\ - (V_{G7} - V_{S7}) g m_7 + (V_{S7} - V_{S7b}) G_{d7} &= -(V_{G7b} - V_{S7b}) g m_{7b} + (V_{S7b} - V_{out}) G_{d7b} \end{split} \tag{B.248}$$ $$\begin{aligned} -V_{G7}gm_7 + V_{S7}gm_7 + V_{S7}G_{d7} - V_{S7b}G_{d7} &= \\ &= -V_{G7b}gm_{7b} + V_{S7b}gm_{7b} + V_{S7b}G_{d7b} - V_{out}G_{d7b} \end{aligned} (B.2.50)$$ $$V_{G7b} = 0; V_{G7} = V_{v}$$ (B.251) $$-V_{y}gm_{7} + V_{S7}gm_{7} + V_{S7}G_{d7} - V_{S7b}G_{d7} = V_{S7b}gm_{7b} + V_{S7b}G_{d7b} - V_{out}G_{d7b}$$ (B.252) $$V_{S7}(gm_7 + G_{d7}) = V_{S7b}(gm_{7b} + G_{d7b} + G_{d7}) + V_v gm_7 - V_{out}G_{d7b}$$ (B.253) Replacing V<sub>S7b</sub>: $$V_{S7}(gm_7 + G_{d7}) = V_{S7b}(gm_{7b} + G_{d7b} + G_{d7}) + V_v gm_7 - V_{out}G_{d7b}$$ (B.253) $$V_{S7b} = V_{out} \frac{N_0}{D_0}$$ (B.245) $$V_{S7}(gm_7 + G_{d7}) = V_{out} \frac{N_0}{D_0} (gm_{7b} + G_{d7b} + G_{d7}) + V_y gm_7 - V_{out} G_{d7b}$$ (B.254) $$V_{S7} = \frac{V_{out}[N_0(gm_{7b} + G_{d7b} + G_{d7}) - G_{d7b}D_0] + V_yD_0gm_7}{D_0(gm_7 + G_{d7})}$$ $$V_{S7} = V_{out}\frac{N_1}{D_1} + V_y\frac{N_2}{D_1}$$ (B.256) $$V_{S7} = V_{\text{out}} \frac{N_1}{D_1} + V_y \frac{N_2}{D_2}$$ (B.256) $$N_1 = [N_0(gm_{7b} + G_{d7b} + G_{d7}) - G_{d7b}D_0]$$ (B.257) $$N_2 = D_0 g m_7$$ (B.258) $$D_1 = D_0(gm_7 + G_{d7}) (B.259)$$ I apply KCL to the node Nb: $$I_7 + I_{d7} + I_{db12} = 0 ag{B.260}$$ $$-(V_{G7} - V_{S7})gm_7 + (V_{S7} - V_{S7b})G_{d7} + V_{S7}G_{db12} = 0$$ (B.261) $$-V_{G7}gm_7 + V_{S7}gm_7 + V_{S7}G_{d7} - V_{S7b}G_{d7} + V_{S7}G_{db12} = 0$$ (B.262) $$V_{G7} = V_{v} \tag{B.251}$$ $$-V_{y}gm_{7} + V_{S7}gm_{7} + V_{S7}G_{d7} - V_{S7b}G_{d7} + V_{S7}G_{db12} = 0$$ (B.263) $$-V_{y}gm_{7} - V_{S7b}G_{d7} = -V_{S7}(G_{db12} + gm_{7} + G_{d7})$$ (B.264) $$V_{S7} = V_{y} \frac{gm_{7}}{(G_{db12} + gm_{7} + G_{d7})} + V_{S7b} \frac{G_{d7}}{(G_{db12} + gm_{7} + G_{d7})}$$ (B.265) $$V_{S7} = V_y \frac{gm_7}{D_2} + V_{S7b} \frac{G_{d7}}{D_2}$$ (B.266) $$D_2 = (G_{db12} + gm_7 + G_{d7})$$ (B.267) summarizing some of the previous results, I have: $$V_{S7b} = V_{out} \frac{(G_N + G_{d7b})}{(gm_{7b} + G_{d7b})} = V_{out} \frac{N_0}{D_0}$$ (B.245) $$V_{S7} = V_y \frac{gm_7}{D_2} + V_{S7b} \frac{G_{d7}}{D_2}$$ (B.266) $$V_{S7} = V_{y} \frac{gm_{7}}{D_{2}} + V_{S7b} \frac{G_{d7}}{D_{2}}$$ $$V_{S7} = +V_{y} \frac{gm_{7}}{D_{2}} + V_{out} \frac{N_{0}}{D_{0}} \frac{G_{d7}}{D_{2}}$$ (B.268) $$V_{S7} = \frac{V_{out}[N_0(gm_{7b} + G_{d7b} + G_{d7}) - G_{d7b}D_0] + V_yD_0gm_7}{D_0(gm_7 + G_{d7})}$$ (B.269) $$V_{S7} = V_{out} \frac{N_1}{D_1} + V_y \frac{N_2}{D_1}$$ (B.256) equalizing the (B.268) with (B.B.256), I get: $V_y \frac{gm_7}{D_2} + V_{out} \frac{N_0}{D_0} \frac{G_{d7}}{D_2} = V_{out} \frac{N_1}{D_1} + V_y \frac{N_2}{D_1}$ (B.270) $V_y \frac{D_0 D_1 g m_7}{D_0 D_2 D_1} + V_{out} \frac{N_0 D_1 G_{d7}}{D_0 D_2 D_1} = V_{out} \frac{D_0 D_2 N_1}{D_0 D_2 D_1} + V_y \frac{D_0 D_2 N_2}{D_0 D_2 D_1}$ (B.271) $+V_{v}D_{0}D_{1}gm_{7} + V_{out}N_{0}D_{1}G_{d7} = V_{out}D_{0}D_{2}N_{1} + V_{v}D_{0}D_{2}N_{2}$ (B.272) $V_{out}N_0D_1G_{d7} - V_{out}D_0D_2N_1 = V_vD_0D_2N_2 - V_vD_0D_1gm_7$ (B.273) $V_{\text{out}}(N_0D_1G_{d7} - D_0D_2N_1) = V_v(D_0D_2N_2 - D_0D_1gm_7)$ (B.274) $V_{\text{out}}(N_0D_1G_{d7} - D_0D_2N_1) = V_v(D_0D_2N_2 - D_0D_1gm_7)$ (B.275) $\frac{V_{out}}{V_y} = \frac{(D_0 D_2 N_2 - D_0 D_1 g m_7)}{(N_0 D_1 G_{d7} - V_{out} D_0 D_2 N_1)} = \frac{N_T}{D_T}$ (B.278) $N_1 = [N_0(gm_{7b} + G_{d7b} + G_{d7}) - G_{d7b}D_0]$ (B.257) $N_2 = D_0 gm_7$ (B.258) $D_1 = D_0(gm_7 + G_{d7})$ (B.259) $\frac{V_{out}}{V_y} = \frac{(D_0D_2N_2 - D_0D_0(gm_7 + G_{d7})gm_7)}{(N_0D_0(gm_7 + G_{d7})G_{d7} - D_0D_2N_1)} = \frac{N_T}{D_T}$ (B.279) $\frac{V_{out}}{V_{v}} = \frac{(D_{2}N_{2} - D_{0}(gm_{7} + G_{d7})gm_{7})}{N_{0}(gm_{7} + G_{d7})G_{d7} - D_{2}N_{1})} = \frac{N_{T}}{D_{T}}$ (B.280) $D_2 = (G_{db12} + gm_7 + G_{d7})$ (B.267) $N_0 = (G_N + G_{d7b})$ (B.245) $D_0 = (gm_{7b} + G_{d7b})$ (B.246) $N_1 = [N_0(gm_{7h} + G_{d7h} + G_{d7}) - G_{d7h}D_0] =$ $= [(G_N + G_{d7h})(gm_{7h} + G_{d7h} + G_{d7}) - G_{d7h}(gm_{7h} + G_{d7h})] =$ (B.281) $= [(G_N + G_{d7h})(gm_{7h} + G_{d7h}) + (G_N + G_{d7h})G_{d7} - G_{d7h}(gm_{7h} + G_{d7h})] =$ $= [G_{N}(gm_{7b} + G_{d7b}) + G_{d7b}(gm_{7b} + G_{d7b}) + (G_{N} + G_{d7b})G_{d7} - G_{d7b}(gm_{7b} + G_{d7b})]$ $N_1 = [G_N(gm_{7b} + G_{d7b}) + (G_N + G_{d7b})G_{d7}]$ (B.282) $N_2 = D_0 gm_7 = (gm_{7b} + G_{d7b})gm_7$ (B.283) $D_1 = D_0(gm_7 + G_{d7}) = (gm_{7h} + G_{d7h})(gm_7 + G_{d7})$ (B.284) $D_2 = (G_{db12} + gm_7 + G_{d7})$ (B.267) $N_0 = (G_N + G_{d7b})$ (B.245) $D_0 = (gm_{7b} + G_{d7b})$ (B.246) $\frac{(D_2N_2 - D_0(gm_7 + G_{d7})gm_7)}{(N_0(gm_7 + G_{d7})G_{d7} - D_2N_1)} = \frac{N_T}{D_T}$ (B.280) $N_T = (D_2N_2 - D_0(gm_7 + G_{d7})gm_7) = N_{T1} + N_{T2}$ (B.285) $N_{T1} = D_2 N_2 = (G_{db12} + gm_7 + G_{d7})(gm_{7b} + G_{d7b})gm_7$ (B.286) $N_{T2} = -D_0(gm_7 + G_{d7})gm_7 = -(gm_{7b} + G_{d7b})(gm_7 + G_{d7})gm_7$ (B.287) $N_T = (G_{da12}gm_7)(gm_{7b} + G_{d7b})$ (B.288) $D_T = (N_0(gm_7 + G_{d7})G_{d7} - D_2N_1) = D_{T1} + D_{T2}$ (B.289) $D_{T1} = N_0(gm_7 + G_{d7})G_{d7} = (G_N + G_{d7b})(gm_7 + G_{d7})G_{d7}$ (B.290) $D_{T2} = -(D_2N_1) =$ $= -(G_{db12} + gm_7 + G_{d7})[G_N(gm_{7b} + G_{d7b}) + (G_N + G_{d7b})G_{d7}] =$ $= -(G_{db12} + gm_7 + G_{d7})[G_N(gm_{7b} + G_{d7b})] +$ $$\begin{split} -(G_{db12} + gm_7 + G_{d7})[(G_N + G_{d7b})G_{d7}] &= \\ &= -(G_{db12} + gm_7 + G_{d7})[G_N gm_{7b}] + \\ -(G_{db12} + gm_7 + G_{d7})[G_N G_{d7b}] + \\ -(gm_7 + G_{d7})[(G_N + G_{d7b})G_{d7}] \\ -(G_{db12})[(G_N + G_{d7b})G_{d7}] \end{split} \tag{B.291}$$ $D_T = D_{T2}$ $$N_{T} = (G_{db12}gm_{7})(gm_{7b} + G_{d7b})$$ (B.288) $$\frac{N_T}{D_T} = \frac{(G_{db12}gm_7)(gm_{7b} + G_{d7b})}{-(G_{db12} + gm_7 + G_{d7})G_Ngm_{7b} - (G_{db12} + gm_7 + G_{d7})G_NG_{d7b} - (G_{db12})(G_N + G_{d7b})G_{d7}}$$ (B.292) # B.3.6 Vx/V1 analysis Fig.B. 13: (a) circuit for the calculation of Vx/V1; (b) equivalent circuit I apply KCL to the node N0 depicted in Fig.B.13: Being $V_{G0} = V_{S0} = 0$ , it follows that I0 = 0. $$I_3 + I_{d3} = I_{d0} \tag{B.293}$$ $$(V_{S2} - V_{S3})G_{d3} + (V_{G3} - V_{S3})gm_3 = V_{S3}G_{d0}$$ (B.294) $$V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3 = V_{S3}G_{d0}$$ (B.295) $$V_{S2}G_{d3} + V_{G3}gm_3 = V_{S3}(G_{d0} + G_{d3} + gm_3)$$ (B.296) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3}{(G_{d0} + G_{d3} + gm_3)}$$ (B.297) $$D_0 = (G_{d0} + G_{d3} + gm_3)$$ (B.298) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3}{D_0}$$ (B.299) I place: $$V_{G3}=V_X$$ (B.300) $$V_{S3} = \frac{V_{S2}G_{d3} + V_x gm_3}{D_0}$$ (B.301) I apply KCL to the node N: $$I_{d2} + I_2 + I_{d1} + I_1 = I_3 + I_{d3}$$ (B.302) $$I_{d2} + I_2 = -I_{ib} ag{B.303}$$ $$I_{d1} + I_1 = -I_L (B.304)$$ $$-(I_{ib} + I_L) = I_3 + I_{d3}$$ (B.305) $$-(V_{G3}G_{ib} + V_0G_L) = (V_{G3} - V_{S3})gm_3 + (V_{S2} - V_{S3})G_{d3}$$ (B.306) $$-V_{G3}G_{ib} - V_{0}G_{L} = V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_{3} - V_{S3}gm_{3}$$ $$V_{G3} = V_{X}$$ (B.307) (B.300) $$-V_{x}(G_{ib} + gm_{3}) - V_{0}G_{L} = V_{52}G_{d3} - V_{53}(G_{d3} + gm_{3})$$ (B.308) I apply KCL to the node NL: $$I_1 + I_{d1} + I_L = 0 ag{B.309}$$ $$(V_0 - V_{S2})G_{d1} + (V_1 - V_{S2})gm_1 + V_0G_L = 0$$ (B.310) $$V_0G_{d1} - V_{S2}G_{d1} + V_1gm_1 - V_{S2}gm_1 + V_0G_L = 0$$ (B.311) $$V_0(G_{d1} + G_L) + V_1 g m_1 = V_{S2}(G_{d1} + g m_1)$$ (B.312) $$V_0(G_{d1} + G_L) = V_{S2}(G_{d1} + gm_1) - V_1gm_1$$ (B.313) $$V_0 = V_{S2} \frac{(G_{d1} + gm_1)}{(G_{d1} + G_L)} - V_1 \frac{gm_1}{(G_{d1} + G_L)}$$ (B.314) $$V_0 = V_{S2} \frac{(G_{d1} + gm_1)}{(G_{d1} + G_L)} - V_1 \frac{gm_1}{(G_{d1} + G_L)} = V_{S2} \frac{N_1}{D_1} - V_1 \frac{N_2}{D_1}$$ (B.315) $$N_1 = (G_{d1} + gm_1) \tag{B.316}$$ $$N_2 = gm_1 \tag{B.317}$$ $$D_1 = (G_{d1} + G_L) (B.318)$$ I apply KCL to the node Nib: $$I_2 + I_{d2} + I_{ib} = 0 ag{B.319}$$ $$(V_{G3} - V_{S2})G_{d2} - V_{S2}gm_2 + V_{G3}G_{ib} = 0$$ (B.320) $$V_{G3}G_{d2} - V_{S2}G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{ib} = 0$$ (B.321) $$V_{G3}(G_{d2} + G_{ib}) = V_{S2}(G_{d2} + gm_2)$$ (B.322) Pongo: $$V_{G3}=V_X$$ (B.300) $$V_{S2} = V_{x} \frac{(G_{d2} + G_{ib})}{(G_{d2} + gm_{2})} = V_{x} \frac{N_{3}}{D_{3}}$$ (B.323) $$N_3 = (G_{d2} + G_{ib}) \tag{B.324}$$ $$D_3 = (G_{d2} + gm_2) \tag{B.325}$$ 1) I consider (B.308): $$-V_x(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$$ (B.308) Replace $V_{S2}$ , $V_0$ e $V_{S3}$ , but first summarize the results obtained previously: Nib: $$V_{S2} = V_{X} \frac{(G_{d2} + G_{ib})}{(G_{d2} + gm_{2})} = V_{X} \frac{N_{3}}{D_{3}}$$ (B.323) $$N_3 = (G_{d2} + G_{ib}) \tag{B.324}$$ $$D_3 = (G_{d2} + gm_2) \tag{B.325}$$ NL: $$V_0 = V_{S2} \frac{(G_{d1} + gm_1)}{(G_{d1} + G_L)} - V_1 \frac{gm_1}{(G_{d1} + G_L)} = V_{S2} \frac{N_1}{D_1} - V_1 \frac{N_2}{D_1}$$ (B.315) $$N_1 = (G_{d1} + gm_1) (B.316)$$ $$N_2 = gm_1 \tag{B.317}$$ $$D_1 = (G_{d1} + G_L) (B.318)$$ N0: $$V_{S3} = \frac{V_{S2}G_{d3} + V_{x}gm_{3}}{D_{0}}$$ (B.301) $$V_{S3} = \frac{V_{x} \frac{N_{3}}{D_{3}} G_{d3} + V_{x} g m_{3}}{D_{0}}$$ (B.326) $$V_{S3} = \frac{V_x(N_3 G_{d3} + D_3 gm_3)}{D_0 D_3}$$ (B.327) $$D_0 = (G_{d0} + G_{d3} + gm_3)$$ (B.298) $$-V_{x}(G_{ib} + gm_{3}) - V_{0}G_{L} = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_{3})$$ (B.308) $$-V_{x}(G_{ib}+gm_{3})-V_{S2}\frac{N_{1}}{D_{1}}-V_{1}\frac{N_{2}}{D_{1}}G_{L}=V_{S2}G_{d3}-\frac{V_{x}(N_{3}G_{d3}+D_{3}gm_{3})}{D_{0}D_{3}}(G_{d3}+gm_{3}) \tag{B.328}$$ $$\begin{split} -V_{x} \frac{(G_{ib} + gm_{3})D_{1}D_{3}}{D_{1}D_{3}} - V_{x} \frac{N_{3}}{D_{3}} \frac{N_{1}}{D_{1}} - V_{1} \frac{D_{3}N_{2}G_{L}}{D_{1}D_{3}} = \\ &= \frac{V_{x}D_{0}N_{3}G_{d3}}{D_{0}D_{3}} - \frac{V_{x}(N_{3}G_{d3} + D_{3}gm_{3})(G_{d3} + gm_{3})}{D_{0}D_{3}} \end{split} \tag{B.329}$$ $$-V_x \tfrac{(G_{ib}+gm_3)D_1D_3}{D_1D_3} - V_x \tfrac{N_3}{D_3} \tfrac{N_1}{D_1} - \tfrac{V_xD_0N_3G_{d3}}{D_0D_3} + \tfrac{V_x(N_3G_{d3}+D_3gm_3)(G_{d3}+gm_3)}{D_0D_3} =$$ $$= V_1 \frac{D_3 N_2 G_L}{D_1 D_3} \tag{B.330}$$ $$V_{x}\left[\frac{(N_{3}G_{d3}+D_{3}gm_{3})(G_{d3}+gm_{3})}{D_{0}D_{3}} - \frac{(G_{ib}+gm_{3})D_{1}D_{3}}{D_{1}D_{3}} - \frac{N_{3}}{D_{3}}\frac{N_{1}}{D_{1}} - \frac{D_{0}N_{3}G_{d3}}{D_{0}D_{3}}\right] = V_{1}\frac{D_{3}N_{2}G_{L}}{D_{1}D_{3}}$$ (B.331) $$V_{x}\left[\frac{(N_{3}G_{d3}+D_{3}gm_{3})(G_{d3}+gm_{3})}{D_{0}D_{3}} - \frac{(G_{ib}+gm_{3})D_{1}D_{3}}{D_{1}D_{3}} - \frac{N_{3}}{D_{3}}\frac{N_{1}}{D_{1}} - \frac{D_{0}N_{3}G_{d3}}{D_{0}D_{3}}\right] = V_{1}\frac{D_{3}N_{2}G_{L}}{D_{1}D_{3}}$$ $$V_{x}\left[\frac{(N_{3}G_{d3}+D_{3}gm_{3})(G_{d3}+gm_{3})}{D_{0}} - \frac{(G_{ib}+gm_{3})D_{1}D_{3}}{D_{1}} - \frac{N_{3}N_{1}}{D_{1}} - \frac{D_{0}N_{3}G_{d3}}{D_{0}}\right] = V_{1}\frac{D_{3}N_{2}G_{L}}{D_{1}}$$ (B.331) $$V_x[\tfrac{D_1(N_3G_{d3}+D_3gm_3)(G_{d3}+gm_3)}{D_0D_1}-\tfrac{(G_{ib}+gm_3)D_0D_1D_3}{D_0D_1}-\tfrac{D_0N_3N_1}{D_0D_1}-\tfrac{D_0D_1N_3G_{d3}}{D_0D_1}]=$$ $$= V_1 \frac{D_0 D_3 N_2 G_L}{D_0 D_1} \tag{B.333}$$ $$\begin{aligned} V_{x}[D_{1}(N_{3}G_{d3} + D_{3}gm_{3})(G_{d3} + gm_{3}) - (G_{ib} + gm_{3})D_{0}D_{1}D_{3} - D_{0}N_{3}N_{1} - D_{0}D_{1}N_{3}G_{d3}] &= \\ &= V_{1}D_{0}D_{3}N_{2}G_{L} \end{aligned} \tag{B.334}$$ $$= \frac{D_0 D_3 N_2 G_L}{[D_1 (N_3 G_{d3} + D_3 gm_3) (G_{d3} + gm_3) - (G_{ib} + gm_3) D_0 D_1 D_3 - D_0 N_3 N_1 - D_0 D_1 N_3 G_{d3}]}$$ (B.335) $$\frac{V_x}{V_1} = \frac{N_T}{D_T} \tag{B.336}$$ $$N_1 = (G_{d1} + gm_1) (B.316)$$ $$N_2 = gm_1 \tag{B.317}$$ $$N_3 = (G_{d2} + G_{ib})$$ (B.324) $$D_0 = (G_{d0} + G_{d3} + gm_3)$$ (B.298) $$D_1 = (G_{d1} + G_L) \tag{B.318}$$ $$D_3 = (G_{d2} + gm_2) \tag{B.325}$$ $$N_T = D_0 D_3 N_2 G_L = g m_1 G_L (G_{d0} + G_{d3} + g m_3) (G_{d2} + g m_2) =$$ $$= gm_1G_{d2}G_L(G_{d0} + G_{d3} + gm_3) + gm_1gm_2G_L(G_{d0} + G_{d3} + gm_3)$$ (B.337) # B.3..7 Vx/V<sub>2</sub> analysis Fig.B. 14: (a) circuit for the calculation of Vx / V2; (b) equivalent circuit I apply KCL to the node N0 depicted in Fig.B.14: Being $V_{G0} = V_{S0} = 0$ , it follows that I0 = 0. $$I_3 + I_{d3} = I_{d0} ag{B.338}$$ $$(V_{S2} - V_{S3})G_{d3} + (V_{G3} - V_{S3})gm_3 = V_{S3}G_{d0}$$ (B.339) $$V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3 = V_{S3}G_{d0}$$ (B.340) $$V_{S2}G_{d3} + V_{G3}gm_3 = V_{S3}(G_{d0} + G_{d3} + gm_3)$$ (B.341) I place: $$V_{G3}=V_X$$ (B.342) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{x}gm_{3}}{(G_{d0} + G_{d3} + gm_{3})}$$ (B.343) $$V_{S3} = \frac{V_{S2}G_{d3} + V_x gm_3}{D_0} \tag{B.344}$$ $$D_0 = (G_{d0} + G_{d3} + gm_3)$$ (B.345) I apply KCL to the node N: $$I_{d2} + I_2 + I_{d1} + I_1 = I_3 + I_{d3}$$ (B.346) $$I_{d2} + I_2 = -I_{ib} ag{B.347}$$ $$I_{d1} + I_1 = -I_L (B.348)$$ $$-(I_{ib} + I_{L}) = I_3 + I_{d3}$$ (B.349) $$-(V_{G3}G_{ib} + V_0G_L) = (V_{G3} - V_{S3})gm_3 + (V_{S2} - V_{S3})G_{d3}$$ (B.350) $$-(V_{G3}G_{ib} + V_0G_L) = V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3$$ (B.351) $$V_{G3}=V_X \tag{B.342}$$ $$-V_{x}(G_{ib} + gm_{3}) - V_{0}G_{L} = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_{3})$$ (B.352) I apply KCL to the node NL: $$\begin{split} I_1 + I_{d1} + I_L &= 0 \\ (V_0 - V_{S2})G_{d1} + (V_1 - V_{S2})gm_1 + V_0G_L &= 0 \\ V_0G_{d1} - V_{S2}G_{d1} + V_1gm_1 - V_{S2}gm_1 + V_0G_L &= 0 \\ V_0(G_{d1} + G_L) + V_1gm_1 &= V_{S2}(G_{d1} + gm_1) \\ V_0(G_{d1} + G_L) &= V_{S2}(G_{d1} + gm_1) - V_1gm_1 \end{split} \tag{B.355}$$ $$V_0 = V_{S2} \frac{(G_{d1} + gm_1)}{(G_{d1} + G_L)} - V_1 \frac{gm_1}{(G_{d1} + G_L)}$$ (B.358) $$V_1 = 0 \tag{B.359}$$ $$V_0 = V_{S2} \frac{(G_{d1} + gm_1)}{(G_{d1} + G_L)} = V_{S2} \frac{N_1}{D_1}$$ (B.360) $$N_1 = (G_{d1} + gm_1) \tag{B.361}$$ $$D_1 = (G_{d1} + G_L) \tag{B.362}$$ I apply KCL to the node Nib: $$I_2 + I_{d2} + I_{ib} = 0$$ $$(V_{G3} - V_{S2})G_{d2} + (V_{G2} - V_{S2})gm_2 + V_{G3}G_{ib} = 0$$ (B.363) (B.364) $$V_{G2} = V_2$$ (B.365) $$V_{G3}G_{d2} - V_{S2}G_{d2} + V_{2}gm_{2} - V_{S2}gm_{2} - V_{S2}gm_{1} + V_{G3}G_{ib} = 0$$ (B.366) $$V_{G3}(G_{d2} + G_{ib}) + V_{2}gm_{2} = V_{S2}(G_{d2} + gm_{2})$$ (B.367) $$V_{G3} = V_X$$ (B.342) $$V_{S2} = V_{x} \frac{(G_{d2} + G_{ib})}{(G_{d2} + gm_{2})} + V_{2} \frac{gm_{2}}{(G_{d2} + gm_{2})} = V_{x} \frac{N_{3}}{D_{3}} + V_{2} \frac{gm_{2}}{D_{3}}$$ (B.368) $$N_3 = (G_{d2} + G_{ib}) \tag{B.369}$$ $$D_3 = (G_{d2} + gm_2) \tag{B.370}$$ I consider (B.352): $$-V_{x}(G_{ib} + gm_{3}) - V_{0}G_{L} = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_{3})$$ (B.352) Replace $V_{S2}$ , $V_0$ e $V_{S3}$ , but first summarize the results obtained previously: $$V_{S2} = V_{x} \frac{(G_{d2} + G_{ib})}{(G_{d2} + gm_{2})} + V_{2} \frac{gm_{2}}{(G_{d2} + gm_{2})} = V_{x} \frac{N_{3}}{D_{3}} + V_{2} \frac{gm_{2}}{D_{3}}$$ (B.368) $$N_3 = (G_{d2} + G_{ib}) \tag{B.369}$$ $$D_3 = (G_{d2} + gm_2) (B.370)$$ NL: $$V_0 = V_{S2} \frac{(G_{d1} + gm_1)}{(G_{d1} + G_1)} = V_{S2} \frac{N_1}{D_1}$$ (B.360) $$N_1 = (G_{d1} + gm_1) \tag{B.361}$$ $$D_1 = (G_{d1} + G_L) (B.362)$$ N0: $N_{T1} + N_{T3} = gm_2G_{d3}G_{d0}(G_{d1} + G_L) +$ $+gm_2G_LG_{d1}(G_{d0}+G_{d3}+gm_3)+gm_2G_Lgm_1(G_{d0}+G_{d3}+gm_3)$ $$V_{S3} = \frac{V_{S2}G_{d_1} + V_{x}gm_3}{D_0} \qquad (B.344)$$ $$D_0 = (G_{d_0} + G_{d_3} + gm_3) \qquad (B.345)$$ $$V_{S3} = \frac{V_{x}N_{x}G_{d_3} + V_{y}}{D_{x}D_{x}} + V_{y}gm_3} \qquad (B.371)$$ $$V_{S3} = \frac{V_{x}N_{x}G_{d_3} + V_{y}}{D_{x}D_{x}} + V_{y}gm_3} \qquad (B.371)$$ $$V_{S3} = \frac{V_{x}(N_{x}G_{d_3} + V_{y}gm_3) + V_{y}gm_2G_{d_3}}{D_0D_3} \qquad (B.372)$$ $$-V_{x}(G_{lb} + gm_3) - V_{0}C_{l} = V_{S2}C_{d_3} - V_{x}(G_{d_3} + gm_3) \qquad (B.352)$$ $$-V_{x}(G_{lb} + gm_3) - V_{x}\frac{N_{x}}{D_{x}} + V_{y}gm_2G_{d_3} \qquad (B.373)$$ $$-V_{x}(G_{lb} + gm_3) - V_{x}\frac{N_{x}}{D_{x}} + V_{y}gm_2G_{d_3} - \frac{V_{x}(N_{x}G_{d_3} + D_{x}gm_2) + V_{x}gm_2G_{d_3}}{D_0D_3} \qquad (B.373)$$ $$-V_{x}(G_{lb} + gm_3) - V_{x}\frac{N_{x}}{D_{x}} + V_{y}gm_2G_{d_3} - \frac{V_{x}(N_{x}G_{d_3} + D_{x}gm_2) + V_{x}gm_2G_{d_3}}{D_0D_3} \qquad (B.374)$$ $$-V_{x}\frac{N_{x}}{D_{x}} + V_{x}\frac{gm_{x}}{D_{x}} + V_{x}\frac{gm_{x}}{D_{x}} + V_{x}gm_{x} + V_{x}gm_{x}^{2} + V_{x}gm_{x}^{2} + V_{x}gm_{x}^{2} + V_{x}gm_{x}^{2} + V_{x}gm_{x}^{2} + V_{x}gm_{x}^{2}} + V_{x}gm_{x}^{2} V_{x}gm_{x$$ (B.388) ### B.3.8 Vout/Vx analysis Fig.B. 15: (a) circuit for the calculation of Vout / Vx; (b) equivalent circuit I apply KCL to the node Nout depicted in Fig.B.15: $$\begin{split} I_{6a} + I_{d6a} &= -I_{P} & (B.389) \\ (V_{G6a} - V_{S6a}) gm_{6a} + (V_{out} - V_{S6a}) G_{d6a} &= -V_{out} G_{P} \\ V_{G6a} gm_{6a} - V_{S6a} gm_{6a} + V_{out} G_{d6a} - V_{S6a} G_{d6a} &= -V_{out} G_{P} \\ V_{G6a} gm_{6a} - V_{S6a} gm_{6a} + V_{out} G_{d6a} - V_{S6a} G_{d6a} &= -V_{out} G_{P} \\ V_{G6a} &= 0 & (B.392) \\ V_{G6a} &= 0 & (B.393) \\ -V_{S6a} (gm_{6a} + G_{d6a}) &= -V_{out} (G_{P} + G_{d6a}) \\ V_{S6a} &= V_{out} \frac{(G_{P} + G_{d6a})}{(gm_{6a} + G_{d6a})} &= V_{out} \frac{N_{0}}{D_{0}} \\ N_{0} &= (G_{P} + G_{d6a}) & (B.396) \\ D_{0} &= (gm_{6a} + G_{d6a}) & (B.397) \\ \end{split}$$ I apply KCL to the node N6: $$\begin{split} I_6 + I_{d6} &= I_{6a} + I_{d6a} & (B.398) \\ (V_{G6} - V_{S6})gm_6 + (V_{S6a} - V_{S6})G_{d6} &= (V_{G6a} - V_{S6a})gm_{6a} + (V_{out} - V_{S6a})G_{d6a} & (B.399) \\ V_{G6}gm_6 - V_{S6}gm_6 + V_{S6a}G_{d6} - V_{S6}G_{d6} &= V_{G6a}gm_{6a} - V_{S6a}gm_{6a} + V_{out}G_{d6a} - V_{S6a}G_{d6a} \\ V_{G6a} &= 0; & V_{G6} &= V_{x} & (B.400) \\ V_{xgm_6} - V_{S6}gm_6 + V_{S6a}G_{d6} - V_{S6}G_{d6} &= -V_{S6a}gm_{6a} + V_{out}G_{d6a} - V_{S6a}G_{d6a} \\ - V_{S6}(gm_6 + G_{d6}) &= -V_{S6a}(gm_{6a} + V_{S6a}G_{d6a} + V_{S6a}G_{d6}) + V_{out}G_{d6a} - V_{xgm_6} \\ V_{S6}(gm_6 + G_{d6}) &= +V_{S6a}(gm_{6a} + G_{d6a} + G_{d6a}) - V_{out}G_{d6a} + V_{xgm_6} \\ \end{split}$$ $$V_{S6}(gm_6 + G_{d6}) = +V_{S6a}(gm_{6a} + G_{d6a} + G_{d6}) - V_{out}G_{d6a} + V_xgm_6$$ (B.405) $$V_{S6a} = +V_{out} \frac{N_0}{D_0}$$ (B.406) $$V_{S6} = \frac{V_{out}[N_0(gm_{6a} + G_{d6a} + G_{d6}) - G_{d6a}D_0] + V_xD_0gm_6}{D_0(gm_6 + G_{d6})}$$ (B.407) $$V_{S6} = V_{out} \frac{N_1}{D_1} + V_x \frac{N_2}{D_1}$$ (B.408) $$N_1 = [N_0(gm_{6a} + G_{d6a} + G_{d6}) - G_{d6a}D_0]$$ (B.409) $$N_2 = D_0 gm_6 \tag{B.410}$$ $$D_1 = D_0(gm_6 + G_{d6}) (B.411)$$ I apply KCL to the node Na: $$I_6 + I_{d6} = I_{d12} \tag{B.412}$$ $$(V_{G6} - V_{S6})gm_6 + (V_{S6a} - V_{S6})G_{d6} = V_{S6}G_{da12}$$ (B.413) $$V_{G6} = V_{x} \tag{B.401}$$ $$V_{x}gm_{6} - V_{S6}gm_{6} + V_{S6a}G_{d6} - V_{S6}G_{d6} = V_{S6}G_{da12}$$ (B.414) $$V_{x}gm_{6} + V_{S6a}G_{d6} = V_{S6}G_{da12} + V_{S6}gm_{6} + V_{S6}G_{d6}$$ (B.415) $$V_{x}gm_{6} + V_{S6a}G_{d6} = V_{S6}(G_{da12} + gm_{6} + G_{d6})$$ (B.416) $$V_{S6} = V_{x} \frac{gm_{6}}{(G_{da12} + gm_{6} + G_{d6})} + V_{S6a} \frac{G_{d6}}{(G_{da12} + gm_{6} + G_{d6})}$$ (B.417) $$V_{S6} = V_{x} \frac{gm_{6}}{D_{2}} + V_{S6a} \frac{G_{d6}}{D_{2}}$$ (B.418) $$D_2 = (G_{da12} + gm_6 + G_{d6})$$ (B.419) summarize the results obtained previously: $$V_{S6a} = V_{out} \frac{(G_P + G_{d6a})}{(gm_{6a} + G_{d6a})} = V_{out} \frac{N_0}{D_0}$$ (B.395) $$V_{S6} = V_{x} \frac{gm_{6}}{D_{2}} + V_{S6a} \frac{G_{d6}}{D_{2}}$$ (B.418) $$V_{S6} = V_{x} \frac{gm_{6}}{D_{2}} + V_{out} \frac{N_{0}}{D_{0}} \frac{G_{d6}}{D_{2}}$$ (B.420) $$V_{S6} = \frac{V_{out}[N_0(gm_{6a} + G_{d6a} + G_{d6}) - G_{d6a}D_0] + V_xD_0gm_6}{D_0(gm_6 + G_{d6})}$$ (B.421) $$V_{S6} = V_{out} \frac{N_1}{D_1} + V_x \frac{N_2}{D_1}$$ (B.408) $$V_{x} \frac{gm_{6}}{D_{2}} + V_{out} \frac{N_{0}}{D_{0}} \frac{G_{d6}}{D_{2}} = V_{out} \frac{N_{1}}{D_{1}} + V_{x} \frac{N_{2}}{D_{1}}$$ (B.422) $$V_{x} \frac{D_{0}D_{1}gm_{6}}{D_{0}D_{2}D_{1}} + V_{out} \frac{N_{0}D_{1}G_{d6}}{D_{0}D_{2}D_{1}} = V_{out} \frac{D_{0}D_{2}N_{1}}{D_{0}D_{2}D_{1}} + V_{x} \frac{D_{0}D_{2}N_{2}}{D_{0}D_{2}D_{1}}$$ (B.423) $$V_{x}D_{0}D_{1}gm_{6} + V_{out}N_{0}D_{1}G_{d6} = V_{out}D_{0}D_{2}N_{1} + V_{x}D_{0}D_{2}N_{2}$$ (B.424) $$V_{\text{out}}(N_0 D_1 G_{d6} - D_0 D_2 N_1) = V_x(D_0 D_2 N_2 - D_0 D_1 g m_6)$$ (B.425) $$\frac{V_{\text{out}}}{V_{\text{v}}} = \frac{(D_0 D_2 N_2 - D_0 D_1 g m_6)}{(N_0 D_1 G_0 e^{-V_{\text{out}}} D_0 D_2 N_1)}$$ (B.426) $$\frac{V_{x}}{V_{x}} = \frac{(V_{0} - V_{0} - V_{0} - V_{0} - V_{0})}{(N_{0} D_{1} G_{d6} - V_{0} - V_{0} - V_{0})} = \frac{V_{0}}{V_{x}} = \frac{(D_{0} D_{2} N_{2} - D_{0} D_{1} g m_{6})}{(N_{0} D_{1} G_{d6} - D_{0} D_{2} N_{1})} = \frac{N_{T}}{D_{T}}$$ $$(B.427)(2.8.38)$$ $$D_1 = D_0(gm_6 + G_{d6})$$ I have: $$\frac{V_{out}}{V_{x}} = \frac{(D_{0}D_{2}N_{2} - D_{0}D_{0}(gm_{6} + G_{d6})gm_{6})}{(N_{0}D_{0}(gm_{6} + G_{d6})G_{d6} - D_{0}D_{2}N_{1})} = \frac{N_{T}}{D_{T}}$$ (B.428) $$\frac{V_{\text{out}}}{V_{x}} = \frac{(D_{2}N_{2} - D_{0}(gm_{6} + G_{d6})gm_{6})}{N_{0}(gm_{6} + G_{d6})G_{d6} - D_{2}N_{1})} = \frac{N_{T}}{D_{T}}$$ (B.429) $D_2 = (G_{da12} + gm_6 + G_{d6})$ $$N_1 = [N_0(gm_{6a} + G_{d6a} + G_{d6}) - G_{d6a}D_0] =$$ $$= [(G_P + G_{d6a})(gm_{6a} + G_{d6a} + G_{d6}) - G_{d6a}(gm_{6a} + G_{d6a})] =$$ (B.430) $$= [(G_P + G_{d6a})(gm_{6a} + G_{d6a}) + (G_P + G_{d6a})G_{d6} - G_{d6a}(gm_{6a} + G_{d6a})] =$$ $$= [G_{P}(gm_{6a} + G_{d6a}) + G_{d6a}(gm_{6a} + G_{d6a}) + (G_{P} + G_{d6a})G_{d6} - G_{d6a}(gm_{6a} + G_{d6a})] =$$ $$N_1 = [G_P(gm_{6a} + G_{d6a}) + (G_P + G_{d6a})G_{d6}]$$ (B.431) $$N_2 = D_0 g m_6 = (g m_{6a} + G_{d6a}) g m_6$$ (B.432) $$D_1 = D_0(gm_6 + G_{d6}) = (gm_{6a} + G_{d6a})(gm_6 + G_{d6})$$ $$D_2 = (G_{da12} + gm_6 + G_{d6})$$ $$N_0 = (G_P + G_{d6a})$$ $$D_0 = (gm_{6a} + G_{d6a})$$ $$\frac{(D_2N_2 - D_0(gm_6 + G_{d6})gm_6)}{(N_0(gm_6 + G_{d6})G_{d6} - D_2N_1)} = \frac{N_T}{D_T}$$ (B.429) $$N_{T} = (D_{2}N_{2} - D_{0}(gm_{6} + G_{d6})gm_{6}) = N_{T1} + N_{T2}$$ (B.433) $$N_{T1} = D_2 N_2 = (G_{da12} + gm_6 + G_{d6})(gm_{6a} + G_{d6a})gm_6$$ (B.434) $$N_{T2} = -D_0(gm_6 + G_{d6})gm_6 = -(gm_{6a} + G_{d6a})(gm_6 + G_{d6})gm_6$$ (B.435) $$N_{T} = (G_{da12}gm_{6})(gm_{6a} + G_{d6a})$$ (B.436) $$D_{T} = (N_{0}(gm_{6} + G_{d6})G_{d6} + D_{2}N_{1}) = D_{T1} + D_{T2}$$ (B.437) $$D_{T1} = N_0 (gm_6 + G_{d6})G_{d6} = (G_P + G_{d6a})(gm_6 + G_{d6})G_{d6}$$ (B.438) $$D_{T2} = -(D_2 N_1) = (B.439)$$ $$= -(G_{\rm da12} + {\rm gm_6} + G_{\rm d6})[G_{\rm P}({\rm gm_{6a}} + G_{\rm d6a}) + (G_{\rm P} + G_{\rm d6a})G_{\rm d6}] =$$ $$= -(G_{da12} + gm_6 + G_{d6})[G_P(gm_{6a} + G_{d6a})] +$$ $$-(G_{da12} + gm_6 + G_{d6})[(G_P + G_{d6a})G_{d6}] =$$ $$= -(G_{da12} + gm_6 + G_{d6})[G_P gm_{6a}] +$$ $$-(G_{da12} + gm_6 + G_{d6})[G_PG_{d6a}] +$$ $$-(gm_6 + G_{d6})[(G_P + G_{d6a})G_{d6}]$$ $$-(G_{da12})[(G_P + G_{d6a})G_{d6}]$$ $$D_T = D_{T2}$$ $$N_{T} = (G_{da12}gm_{6})(gm_{6a} + G_{d6a})$$ (B.436) $$\frac{N_{T}}{D_{T}} = \frac{(G_{da12}gm_{6})(gm_{6a} + G_{d6a})}{-(G_{da12} + gm_{6} + G_{d6})G_{P}gm_{6a} - (G_{da12} + gm_{6} + G_{d6})G_{P}G_{d6a} - [(G_{P} + G_{d6a})G_{d6}G_{da12}]}$$ (B.440) Fig.B. 16: AVcm correction from MOS in triode The voltage signal to be applied on Ma gate transistors (indicated by V3) must be proportional to the input common mode signal ( $v_{icm}$ ) that is applied to the terminals v1 and v2 of the OTA shown in Fig. B.16. In this way, in the presence of differential signal (V1 = -V2) on the gate of the MOS Ma, there will be no signal presence and therefore the differential mode gain will not be altered. $$FDT_{V3} = \frac{V_{01}}{V_3} = \frac{I_L}{V_3} \frac{V_{y1}}{I_L} \frac{V_{01}}{V_{y1}} + \frac{V_{x1}}{V_3} \frac{V_{01}}{V_{x1}}$$ (B.441) $$F_{UP2} = \frac{I_L}{V_3} \frac{V_{y_1}}{I_L} \frac{V_{o_1}}{V_{y_1}} = A^I \cdot B \cdot C$$ (B.442) $$F_{DWN2} = \frac{V_{x1}}{V_3} \frac{V_{o1}}{V_{x1}} = D^{I} \cdot E$$ (B.443) Dalle equazioni (B.441)(a'), (B.442)(b'), (B.443)(c') si nota come le funzioni B, C, E siano le stesse che sono state impiegate nel calcolo della funzione di trasferimento AVcm, del capitolo precedente. Per lo studio di $FDT_{V3}$ può essere considerato il circuito di Fig.B.17 e nei prossimi paragrafi verranno calcolate le funzioni $A^{I}$ e $D^{I}$ . From the equations (B.441), (B.442), (B.443) it is noted that functions B, C, E are the same ones that were used in the calculation of the AVcm transfer function of the appendix B.3. For the $FDT_{V3}$ study, the circuit of Fig.B.17 can be considered and the following paragraphs will calculate the $A^I$ and $D^I$ functions. Fig.B. 17: half-circuit for the study of the Vo1/V3 transfer function $$A^{I} = \frac{I_{L}}{V_{3}} = \frac{V_{0}G_{L}}{V_{3}}$$ (B.444) $$D^{I} = \frac{V_{x1}}{V_{2}} \tag{B.445}$$ $$V_{01} = V_3(F_{UP2} + F_{DWN2}) \tag{B.446}$$ ### B.4.1 Vo/V3 analysis Fig.B. 18: (a) circuit to determine Vo/V3; (b) Equivalent Circuit vo/v3= =( - gm0 Gd3 Gd2 Gd1 - gm3 gm0 Gd2 Gd1 - gm0 Gib Gd3 Gd1 - gm3 gm0 Gib Gd1 - gm1 gm0 Gd3 Gd2 - gm3 gm1 gm0 Gd2 - gm1 gm0 Gib Gd3 - gm3 gm1 gm0 Gib ) \_\_\_\_\_ $+ \left( \begin{array}{c} \text{Gd3 Gd2 Gd1 Gd0} + \text{Gib Gd2 Gd1 Gd0} + \text{GL Gd2 Gd1 Gd0} + \text{gm3 Gd2 Gd1 Gd0} + \text{Gib Gd3} \right. \\ \text{Gd1 Gd0} + \text{GL Gib Gd1 Gd0} + \text{gm2 Gib Gd1 Gd0} + \text{gm3 gm2 Gd1 Gd0} + \text{GL Gd3 Gd2 Gd0} + \text{GL Gib Gd2 Gd0} + \text{GL Gib Gd3 Gd0} + \text{gm1 GL Gib Gd0} + \text{gm2 GL Gib Gd0} + \text{gm3 gm2 GL Gd0} + \text{Gib Gd3 Gd2 Gd1} + \text{GL Gib Gd3 Gd2 Gd1} + \text{gm3 Gib Gd2} \\ \text{Gd1} + \text{gm3 GL Gd2 Gd1} + \text{GL Gib Gd3 Gd1} + \text{gm2 Gib Gd3 Gd1} + \text{gm3 GL Gib Gd1} + \text{gm3 gm2} \\ \text{Gib Gd1} + \text{GL Gib Gd3 Gd2} + \text{gm1 GL Gd3 Gd2} + \text{gm3 GL Gib Gd2} + \text{gm3 gm1 GL Gd2} + \text{gm1} \\ \text{GL Gib Gd3} + \text{gm2 GL Gib Gd3} + \text{gm3 gm1 GL Gib} + \text{gm3 gm2 GL Gib} \right) \\ \text{(B.447)}$ I apply KCL to the node N0 $$V_{60} = V_3$$ (B.448) $$I0=0$$ (B.449) $$I_3 + I_{d3} = I_0 + I_{d0} \tag{B.450}$$ $$(V_{S2} - V_{S3})G_{d3} + (V_{G3} - V_{S3})gm_3 = gm_0V_3 + V_{S3}G_{d0}$$ (B.451) $$V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3 = gm_0V_3 + V_{S3}G_{d0}$$ (B.453) $$V_{S2}G_{d3} + V_{G3}gm_3 - gm_0V_3 = V_{S3}(G_{d0} + G_{d3} + gm_3)$$ (B.454) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3 - gm_0V_3}{(G_{d0} + G_{d3} + gm_3)}$$ (B.455) $$D_0 = (G_{d0} + G_{d3} + gm_3)$$ (B.456) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3 - gm_0V_3}{D_0}$$ (B.457) I apply KCL to the node N1 $$I_{d2} + I_2 + I_{d1} + I_1 = I_3 + I_{d3}$$ (B.458) $$I_{d2} + I_2 = -I_{ib} ag{B.459}$$ $$I_{d1} + I_1 = -I_L \tag{B.460}$$ $$-(I_{ib} + I_L) = I_3 + I_{d3}$$ (B.461) $$-(V_{G3}G_{ib} + V_0G_L) = (V_{G3} - V_{S3})gm_3 + (V_{S2} - V_{S3})G_{d3}$$ (B.462) $$-(V_{G3}G_{ib} + V_0G_L) = V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3$$ (B.463) $$-V_{G3}(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$$ (B.464) I apply KCL to the node NL $$I_1 + I_{d1} + I_L = 0 ag{B.465}$$ $$(V_0 - V_{S2})G_{d1} + (-V_{S2})gm_1 + V_0G_L = 0$$ (B.466) $$V_0G_{d1} - V_{S2}G_{d1} - V_{S2}gm_1 + V_0G_L = 0 (B.467)$$ $$V_0(G_{d1} + G_L) = V_{S2}(G_{d1} + gm_1)$$ (B.468) $$V_{S2} = V_0 \frac{(G_{d1} + G_L)}{(G_{d1} + gm_1)} = V_0 \frac{N_1}{D_1}$$ (B.469) -Nib $$I_2 + I_{d2} + I_{ib} = 0 ag{B.470}$$ $$(V_{G3} - V_{S2})G_{d2} - V_{S2}gm_2 + V_{G3}G_{ib} = 0$$ (B.471) $$V_{G3}G_{d2} - V_{S2}G_{d2} - V_{S2}gm_2 + V_{G3}G_{ib} = 0 (B.472)$$ $$V_{G3}(G_{d2} + G_{ib}) = V_{S2}(G_{d2} + gm_2)$$ (B.473) $$V_{G3} = V_{S2} \frac{(G_{d2} + gm_2)}{(G_{d2} + G_{ib})} = V_{S2} \frac{N_3}{D_3}$$ (B.474) $$V_{G3} = V_0 \frac{N_1}{D_1} \frac{N_3}{D_3} \tag{B.475}$$ Da N1: $$-(I_{ib} + I_L) = I_3 + I_{d3}$$ (B.476) $$-V_{G3}(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$$ (B.477) $$V_{S2} = V_0 \frac{(G_{d1} + G_L)}{(G_{d1} + g_{m_1})} = V_0 \frac{N_1}{D_1}$$ (B.469) $$V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3 - gm_0V_3}{D_0}$$ (B.478) $$V_{G3} = V_0 \frac{N_1}{D_1} \frac{N_3}{D_2} \tag{B.475}$$ $$-V_0 \frac{N_1}{D_1} \frac{N_3}{D_3} (G_{ib} + gm_3) - V_0 G_L = V_0 \frac{N_1}{D_1} G_{d3} - \frac{V_{S2} G_{d3} + V_{G3} gm_3 - gm_0 V_3}{D_0} (G_{d3} + gm_3)$$ (B.479) $$-V_0 \frac{N_1}{D_1} \frac{N_3}{D_3} (G_{ib} + gm_3) - V_0 G_L = V_0 \frac{N_1}{D_1} G_{d3} - \frac{V_0 \frac{N_1}{D_1} G_{d3} + V_0 \frac{N_1}{D_1} \frac{N_3}{D_3} gm_3 - gm_0 V_3}{D_0} (G_{d3} + gm_3)$$ $$-V_0 \frac{N_1}{D_4} \frac{N_3}{D_2} (G_{ib} + gm_3) - V_0 G_L =$$ $$= V_0 \frac{N_1}{D_1} G_{d3} - \frac{\left[V_0 \left(\frac{N_1 D_3}{D_1 D_3} G_{d3} + \frac{N_1 N_3}{D_1 D_3} g m_3\right) - g m_0 V_3 \frac{D_1 D_3}{D_1 D_3}\right] (G_{d3} + g m_3)}{D_0}$$ $$-V_0 \frac{N_1 N_3 (G_{ib} + gm_3) - D_1 D_3 G_L}{D_1 D_3} =$$ $$= V_0 \frac{N_1}{D_1} G_{d3} - \frac{\left[V_0 \left(\frac{N_1 D_3 G_{d3} + N_1 N_3 g m_3}{D_1 D_3}\right) - \frac{g m_0 V_3 D_1 D_3}{D_1 D_3}\right] (G_{d3} + g m_3)}{D_0}$$ $$-V_0 \frac{N_1 N_3 (G_{ib} + gm_3) - D_1 D_3 G_L}{D_1 D_2} =$$ $$= V_0 \frac{D_0 D_3 N_1 G_{d3}}{D_0 D_1 D_3} - \frac{[V_0 (N_1 D_3 G_{d3} + N_1 N_3 g m_3) - g m_0 V_3 D_1 D_3](G_{d3} + g m_3)}{D_0 D_1 D_3}$$ $$-V_0[D_0N_1N_3(G_{ib}+gm_3)-D_0D_1D_3G_L] =$$ $$= V_0 D_0 D_3 N_1 G_{d3} - [V_0 (N_1 D_3 G_{d3} + N_1 N_3 gm_3) - gm_0 V_3 D_1 D_3] (G_{d3} + gm_3)$$ (B.480) $$V_0[-D_0N_1N_3(G_{ib}+gm_3)+D_0D_1D_3G_L-D_0D_3N_1G_{d3}+(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)]=\\$$ $$= V_3[gm_0D_1D_3](G_{d3} + gm_3)$$ (B.481) $$\frac{V_0}{V_2} =$$ $$=\frac{[gm_0D_1D_3](G_{d3}+gm_3)}{[-D_0N_1N_3(G_{ib}+gm_3)+D_0D_1D_3G_L-D_0D_3N_1G_{d3}+(N_1D_3G_{d3}+N_1N_3gm_3)(G_{d3}+gm_3)]}$$ (B.482) $$\frac{V_0}{V_3} = \frac{N_T}{D_T}$$ (B.483) $$N_{T} = gm_{0}G_{d3}D_{1}D_{3} + gm_{0}gm_{3}D_{1}D_{3}$$ (B.484) $$D_1 = (gm_1 + G_{d1}) (B.485)$$ $$D_3 = (G_{ib} + G_{d2}) (B.486)$$ $$D_1D_3 = (gm_1 + G_{d1})(G_{ib} + G_{d2}) = (gm_1G_{ib} + gm_1G_{d2} + G_{d1}G_{ib} + G_{d1}G_{d2})$$ (B.487) $$N_T = gm_0G_{d3} (gm_1G_{ib} + gm_1G_{d2} + G_{d1}G_{ib} + G_{d1}G_{d2})$$ $$+gm_0gm_3 (gm_1G_{ib} + gm_1G_{d2} + G_{d1}G_{ib} + G_{d1}G_{d2})$$ (B.488) Vo/V3= (-gm0~Gd3~Gd2~Gd1-gm3~gm0~Gd2~Gd1-gm0~Gib~Gd3~Gd1-gm3~gm0~Gib~Gd1-gm1~gm0~Gd3~Gd2-gm3~gm1~gm0~Gd2-gm1~gm0~Gib~Gd3-gm3~gm1~gm0~Gib~) ..... $+ \left( \begin{array}{c} \text{Gd3} \text{ Gd2} \text{ Gd1} \text{ Gd0} + \text{Gib} \text{ Gd2} \text{ Gd1} \text{ Gd0} + \text{GL} \text{ Gd2} \text{ Gd1} \text{ Gd0} + \text{gm3} \text{ Gd2} \text{ Gd1} \text{ Gd0} + \text{Gib} \text{ Gd3} \\ \text{Gd1} \text{ Gd0} + \text{GL} \text{ Gib} \text{ Gd1} \text{ Gd0} + \text{gm2} \text{ Gib} \text{ Gd1} \text{ Gd0} + \text{gm3} \text{ gm2} \text{ Gd1} \text{ Gd0} + \text{GL} \text{ Gd3} \text{ Gd2} \text{ Gd0} + \text{GL} \\ \text{Gib} \text{ Gd2} \text{ Gd0} + \text{gm1} \text{ GL} \text{ Gd2} \text{ Gd0} + \text{gm3} \text{ GL} \text{ Gd2} \text{ Gd0} + \text{GL} \text{ Gib} \text{ Gd3} \text{ Gd0} + \text{gm1} \text{ GL} \text{ Gib} \text{ Gd0} + \\ \text{gm2} \text{ GL} \text{ Gib} \text{ Gd0} + \text{gm3} \text{ gm2} \text{ GL} \text{ Gd0} + \text{Gib} \text{ Gd3} \text{ Gd2} \text{ Gd1} + \text{GL} \text{ Gib} \text{ Gd3} \text{ Gd2} \text{ Gd1} + \text{gm3} \text{ GL} \text{ Gib} \text{ Gd1} + \text{gm3} \text{ gm2} \\ \text{Gd1} + \text{gm3} \text{ GL} \text{ Gib} \text{ Gd3} \text{ Gd2} + \text{gm1} \text{ GL} \text{ Gd3} \text{ Gd2} + \text{gm3} \text{ gm1} \text{ GL} \text{ Gd2} + \text{gm1} \\ \text{GL} \text{ Gib} \text{ Gd3} + \text{gm2} \text{ GL} \text{ Gib} \text{ Gd3} + \text{gm3} \text{ gm1} \text{ GL} \text{ Gib} + \text{gm3} \text{ gm2} \text{ GL} \text{ Gib} \right) \\ \text{(B.489)}$ ### B.4.2 Vx/V3 analysis Fig.B. 19: (a) circuit to determine Vx/V3; (b) Equivalent Circuit ### I apply KCL to the node N0 $-(V_{G3}G_{ib} + V_0G_L) = V_3gm_0 + V_{S3}G_{d0}$ $-(V_xG_{ib} + V_0G_L) = V_3gm_0 + V_{S3}G_{d0}$ $V_{G3}=V_X$ $-(V_{G3}G_{ib} + V_0G_L) = (V_{G3} - V_{S3})gm_3 + (V_{S2} - V_{S3})G_{d3}$ $-V_x(G_{ib} + gm_3) - V_0G_L = V_{S2}G_{d3} - V_{S3}(G_{d3} + gm_3)$ $-(V_{G3}G_{ib} + V_0G_L) = V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3$ Essendo $V_{G0} = V_{S0} = 0$ , segue che la corrente I0 = 0. $I_3 + I_{d3} = I_0 + I_{d0}$ (B.490) $(V_{S2} - V_{S3})G_{d3} + (V_{G3} - V_{S3})gm_3 = (V_{G0} - V_{S0})gm_0 + V_{S3}G_{d0}$ (B.491) $V_{G0} = V_3$ (B.492) $V_{S2}G_{d3} - V_{S3}G_{d3} + V_{G3}gm_3 - V_{S3}gm_3 = V_3gm_0 + V_{S3}G_{d0}$ (B.493) $V_{S2}G_{d3} + V_{G3}gm_3 - V_3gm_3 = V_{S3}(G_{d0} + G_{d3} + gm_3)$ (B.494) $V_{S3} = \frac{V_{S2}G_{d3} + V_{G3}gm_3 - V_3gm_0}{(G_{d0} + G_{d3} + gm_3)}$ (B.495) $D_0 = (G_{d0} + G_{d3} + gm_3)$ (B.496)Pongo V<sub>G3</sub>=Vx $V_{S3} = \frac{V_{S2}G_{d3} + V_{x}gm_{3} - V_{3}gm_{3}}{D_{o}}$ (B.497)I apply KCL to the node N1 $I_{d2} + I_2 + I_{d1} + I_1 = I_3 + I_{d3}$ (B.498) $I_3 + I_{d3} = I_0 + I_{d0} = V_3 gm_3 + V_{S3} G_{d0}$ (B.499) $I_{d2} + I_2 = -I_{ib}$ (B.500) $I_{d1} + I_1 = -I_L$ (B.501) $-(I_{ib} + I_L) = I_3 + I_{d3}$ (B.502) (B.503) (B.504) (B.505) (B.506) (B.508) I apply KCL to the node NL $$\begin{array}{l} I_1 + I_{d11} + I_{d1} = 0 & (B.509) \\ (V_0 - V_{S2})G_{d1} + (V_1 - V_{S2})gm_1 + V_0G_L = 0 & (B.510) \\ V_0G_{d1} - V_{S2}G_{d1} + V_{1}gm_1 - V_{S2}gm_1 + V_0G_L = 0 & (B.511) \\ V_0(G_{d1} + G_L) + V_{1}gm_1 - V_{S2}G_{d1} + gm_1) & (B.512) \\ V_0(G_{d1} + G_L) = V_{S2}(G_{d1} + gm_1) - V_{1}gm_1 & (B.513) \\ V_0 = V_{S2} \frac{(G_{d1} + gm_2)}{(G_{d1} + G_L)} - V_1 \frac{gm_1}{(G_{d1} + G_L)} & (B.514) \\ V_1 = 0 & (B.515) \\ V_0 = V_{S2} \frac{(G_{d1} + gm_2)}{(G_{d1} + G_L)} = V_{S2} \frac{N_1}{N_1} & (B.516) \\ N_1 = (G_{d1} + gm_1) & (B.517) \\ D_1 = (G_{d1} + gm_1) & (B.518) \\ 1 & 1 & pply k CL to the node Nib \\ I_2 + I_{d2} + I_{lb} = 0 & (B.520) \\ V_{C2} = V_2 = 0 & (B.520) \\ V_{C3} - V_{S2}(G_{d2} + (V_{C2} - V_{S2})gm_2 + V_{G3}G_{lb} = 0 & (B.520) \\ V_{C3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.523) \\ V_{G3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.523) \\ V_{G3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.523) \\ V_{G3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.523) \\ V_{G3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.523) \\ V_{G3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.523) \\ V_{G3} - V_{S2}(G_{d2} - V_{S2}gm_2 - V_{S2}gm_1 + V_{G3}G_{lb} = 0 & (B.524) \\ N_3 = (G_{d2} + G_{lb}) & (B.525) \\ D_3 = (G_{d2} + G_{lb}) & (B.525) \\ D_3 = (G_{d2} + G_{lb}) & (B.525) \\ D_3 = (G_{d2} + G_{lb}) & (B.525) \\ D_3 = (G_{d2} + G_{lb}) & (B.526) \\ Nib: & V_{S2} = V_{S} \frac{(G_{d2} + G_{lb})}{(G_{d3} + G_{lb})} = V_{S} \frac{N_3}{N_3} & (B.524) \\ N_3 = (G_{d2} + G_{lb}) & (B.525) \\ D_3 = (G_{d3} + G_{lb}) & (B.526) \\ N_{12} = V_{S} \frac{(G_{d3} + G_{lb})}{(G_{d3} + G_{lb})} = V_{S} \frac{N_3}{N_3} & (B.524) \\ N_{13} = (G_{d1} + G_{lb}) & (B.525) \\ N_{14} = (G_{d1} + G_{lb}) & (B.526) \\ N_{15} = (G_{d1} + G_{lb}) & (G_{d1} + G_{lb}) \\ N_{15} = (G_{d1} + G_{lb}) & (G_{d1} + G_{lb}) \\ N_{15} = (G_{d1} + G_{lb}) & (G_{d1} + G_{lb}) \\ N_{15} = (G_{d1} + G_{lb}) & (G_{d1} + G_{lb}) \\ N_{15} = (G_{d1} +$$ $$-(V_xG_{ib} + V_0G_L) = V_3gm_0 + V_{S3}G_{d0}$$ (B.532) $$-(V_{x}G_{ib} + V_{x}\frac{N_{3}}{D_{3}}\frac{N_{1}}{D_{1}}G_{L}) = V_{3}gm_{0} + \frac{V_{x}(N_{3}G_{d3} + D_{3}gm_{3}) - V_{3}D_{3}gm_{0}}{D_{0}D_{3}}G_{d0}$$ (B.533) $$-(V_{x}G_{ib} + V_{x}\frac{N_{3}}{D_{3}}\frac{N_{1}}{D_{1}}G_{L}) = V_{3}gm_{0} + \frac{V_{x}(N_{3}G_{d3} + D_{3}gm_{3}) - V_{3}D_{3}gm_{0}}{D_{0}D_{3}}G_{d0}$$ $$-(\frac{V_{x}D_{1}D_{3}G_{ib} + V_{x}N_{3}N_{1}G_{L}}{D_{1}D_{3}}) = \frac{V_{3}D_{0}D_{3}gm_{0} + V_{x}G_{d0}(N_{3}G_{d3} + D_{3}gm_{3}) - V_{3}D_{3}gm_{0}G_{d0}}{D_{0}D_{3}}$$ (B.534) $$\left(\frac{-V_{x}D_{1}D_{3}G_{ib}-V_{x}N_{3}N_{1}G_{L}}{D_{1}}\right) = \frac{V_{3}D_{0}D_{3}gm_{0}+V_{x}G_{d0}(N_{3}G_{d3}+D_{3}gm_{3})-V_{3}D_{3}gm_{0}G_{d0}}{D_{0}}$$ (B.535) $$-V_{x}D_{0}D_{1}D_{3}G_{ib} - V_{x}D_{0}N_{3}N_{1}G_{L} =$$ $$= V_3 D_0 D_1 D_3 g m_0 + V_x D_1 G_{d0} (N_3 G_{d3} + D_3 g m_3) - V_3 D_1 D_3 g m_0 G_{d0}$$ (B.536) $$-V_xD_0D_1D_3G_{ih} - V_xD_0N_3N_1G_L - V_xD_1G_{d0}(N_3G_{d3} + D_3gm_3) =$$ $$= V_3 D_0 D_1 D_3 g m_0 - V_3 D_1 D_3 g m_0 G_{d0}$$ (B.537) $$-V_{x}[D_{0}D_{1}D_{3}G_{ib} - D_{0}N_{3}N_{1}G_{L} - D_{1}G_{d0}(N_{3}G_{d3} + D_{3}gm_{3})] =$$ $$= V_3(D_0D_1D_3gm_3 - D_1D_3gm_3G_{d0})$$ (B.538) $$\frac{V_x}{V_3} = -\frac{(D_0 D_1 D_3 g m_0 - D_1 D_3 g m_0 G_{d0})}{[D_0 D_1 D_3 G_{ib} - D_0 N_3 N_1 G_L - D_1 G_{d0} (N_3 G_{d3} + D_3 g m_3)]}$$ $$V = N_{TS}$$ (B.539) $$\frac{V_x}{V_z} = \frac{N_T}{D_T} \tag{B.540}$$ $$N_1 = (G_{d1} + gm_1);$$ $N_2 = gm_1;$ $N_3 = (G_{d2} + G_{ib})$ (B.517) $$D_0 = (G_{d0} + G_{d3} + gm_3); \quad D_1 = (G_{d1} + G_L); \quad D_3 = (G_{d2} + gm_2)$$ (B.518) $$N_{T} = N_{T1} + N_{T2} = (D_{0}D_{1}D_{3}gm_{0} - D_{1}D_{3}gm_{0}G_{d0}) =$$ (B.541) $$N_{T1} = D_0 D_1 D_3 gm_0 = gm_0 (G_{d0} + G_{d3} + gm_3)(G_{d1} + G_L)(G_{d2} + gm_2) =$$ $$= gm_0G_{d0}D_1D_3 + gm_0(G_{d3} + gm_3)(G_{d1} + G_L)(G_{d2} + gm_2) =$$ (B.542) $$N_{T2} = -D_1 D_3 g m_0 G_{d0} \tag{B.543}$$ $$N_{T} = gm_{0}(G_{d3}G_{d1} + G_{d3}G_{L} + gm_{3}G_{d1} + gm_{3}G_{L})(G_{d2} + gm_{2}) =$$ (B.544) $$N_T = G_{d2}gm_0(G_{d3}G_{d1} + G_{d3}G_{L} + gm_3G_{d1} + gm_3G_{L}) +$$ $$+gm_{2}gm_{0}(G_{d3}G_{d1}+G_{d3}G_{L}+gm_{3}G_{d1}+gm_{3}G_{L})$$ (B.544) Vx/V3=: ( - gm0 Gd3 Gd2 Gd1 - gm3 gm0 Gd2 Gd1 - gm2 gm0 Gd3 Gd1 - gm3 gm2 gm0 Gd1 - gm0 GL Gd3 Gd2 - gm3 gm0 GL Gd2 - gm2 gm0 GL Gd3 - gm3 gm2 gm0 GL) + ( Gd3 Gd2 Gd1 Gd0 + Gib Gd2 Gd1 Gd0 + GL Gd2 Gd1 Gd0 + gm3 Gd2 Gd1 Gd0 + Gib Gd3 Gd1 Gd0 + GL Gib Gd1 Gd0 + gm2 Gib Gd1 Gd0 + gm3 gm2 Gd1 Gd0 + GL Gd3 Gd2 Gd0 + GL Gib Gd2 Gd0 + gm1 GL Gd2 Gd0 + gm3 GL Gd2 Gd0 + GL Gib Gd3 Gd0 + gm1 GL Gib Gd0 + gm2 GL Gib Gd0 + gm3 gm2 GL Gd0 + Gib Gd3 Gd2 Gd1 + GL Gd3 Gd2 Gd1 + gm3 Gib Gd2 Gd1 + gm3 GL Gd2 Gd1 + GL Gib Gd3 Gd1 + gm2 Gib Gd3 Gd1 + gm3 GL Gib Gd1 + gm3 gm2 Gib Gd1 + GL Gib Gd3 Gd2 + gm1 GL Gd3 Gd2 + gm3 GL Gib Gd2 + gm3 gm1 GL Gd2 + gm1 GL Gib Gd3 + gm2 GL Gib Gd3 + gm3 gm1 GL Gib + gm3 gm2 GL Gib ) # B.4.3 Total transfer function considering the sources V1, V2, V3 Once I have calculated all the partial functions, I can proceed with the calculation of F<sub>UP</sub>, F<sub>DWN</sub>, F<sub>UP2</sub> ed F<sub>DWN2</sub>. Summarizing, I have: $$V_{icm} = \frac{V_1 + V_2}{2}$$ (B.2) $$\frac{v_{\text{out}}}{v_{\text{icm}}} = F_{\text{UP}} + F_{\text{DWN}} \tag{B.3}$$ $$\frac{V_{\text{out}}}{V_3} = F_{\text{UP2}} + F_{\text{DWN2}} \tag{B.441}$$ The overall transfer function will be due to the overlap of the effects due to the $V_{\text{icm}}$ and $V_3$ sources: $$F_{TOT} = \frac{V_{out}}{V_{icm}} + \frac{V_{out}}{V_3} = F_{UP} + F_{DWN} + F_{UP2} + F_{DWN2}$$ Applying instead of source $V_3$ , a signal of the type: $$V_3 = -K*V_{icm}$$ it will be possible to reduce the effects of V<sub>icm</sub>. K is a attenuation factor and $V_{icm}$ is the common mode source. The minus sign is to indicate that the signal will be in phase opposition to that applied to the terminals $V_1$ and $V_2$ of the circuit in Fig.B.4. $$\frac{V_{\text{out}}}{V_3} = \frac{V_{\text{out}}}{-KV_{\text{icm}}} = \frac{1}{-K} \frac{V_{\text{out}}}{V_{\text{icm}}} = \frac{1}{-K} (F_{\text{UP}} + F_{\text{DWN}}) = F_{\text{UP2}} + F_{\text{DWN2}}$$ The value of K can be determined as follows: $$K = -\frac{F_{UP} + F_{DWN}}{F_{UP2} + F_{DWN2}}$$ The K can be chosen in such a way that, for $V_{icm} \neq 0$ , it must be $F_{TOT} = 0$ : $$F_{TOT} = \frac{V_{out}}{V_{icm}} + \frac{V_{out}}{V_3} = F_{UP} + F_{DWN} - KF_{UP} - KF_{DWN} = 0$$ A value of $(F_{UP}+F_{DWN})\neq 0$ will exist, at least in theoretical line, a K value which will allow me to tense the common mode gain of the entire circuit. # B.4.4 approximation of the functions previously calculated The criteria used to approximate the partial functions previously calculated are: > for MOS in saturation region: $$(G_{dsx} + gm_x) \rightarrow gm_x$$ > for MOS in triode region: $$(G_{dsx} + gm_x) \rightarrow G_{dsx}$$ ### B.4.5 Compact writing of the approximate functions $F_{UP}$ , $F_{DWN}$ , $F_{UP2}$ , $F_{DWN2}$ The "a" pedicel in the functions indicates that these are approximate functions. $$\frac{G_{d0}\textbf{G}_{L}[(gm_{3}gm_{2}G_{d1}-gm_{3}gm_{1}G_{d2})+G_{ib}(gm_{2}G_{1}-gm_{1}G_{3}-gm_{1}G_{d2})][G_{db}gm_{11}+gm_{12}gm_{11}](-gm_{7b}gm_{7}G_{db12})}{[G_{d0}G_{L}(gm_{3}gm_{2})+(gm_{1}+gm_{2})(G_{d0}G_{L}G_{ib}+G_{L}G_{ib}gm_{3})][G_{ib}gm_{12}gm_{11}+G_{db}gm_{11}(G_{ib}+gm_{12})][G_{db12}(G_{d7b}G_{d7}+gm_{7b}G_{N})+gm_{7b}(G_{N}G_{d7}+gm_{7}G_{N})]}$$ F<sub>DWNa</sub>= $$\frac{G_L\left[G_{d0}(gm_1Gd_2-gm_2Gd_1-gm_2G_{d3})+gm_3(gm_1G_{d2}-gm_2G_{d1})\right](-gm_{6a}gm_6G_{da12})}{\{G_{d0}G_L\left[(gm_1G_{d2}+gm_3gm_2+gm_3G_{d2})+G_{ib}(gm_1+gm_2)\right]+G_LG_{ib}gm_3(gm_1+gm_2)\}(G_{da12}G_{d6a}G_{d6}+gm_{6a}G_PG_{da12})}$$ $$F_{UP2a} = \frac{V_{\text{out}}}{V_3} = \frac{\text{NumC}}{\text{DenC}} = \frac{I_L}{V_3} \frac{V_y}{I_L} \frac{V_{\text{out}}}{V_y} =$$ $$=\frac{V_{3}gm_{0}G_{ib}gm_{1}(\ G_{db}gm_{11}gm_{7b}gm_{7}G_{db12}+gm_{12}gm_{11}gm_{7b}gm_{7}G_{db12})}{(G_{d0}gm_{2})(G_{ib}gm_{12}gm_{11}+G_{ib}G_{db}gm_{11}+G_{db}gm_{12}gm_{11})(G_{db12}G_{d7b}G_{d7}+gm_{7b}G_{N}G_{d7}+gm_{7b}G_{N}G_{db12}+gm_{7b}gm_{7}G_{N})}$$ $$F_{DWN2a} = \frac{V_{\text{out}}}{V_3} = \frac{\text{NumD}}{\text{DenD}} = \frac{V_x}{V_3} \frac{V_{\text{out}}}{V_x} =$$ $$=\frac{Kgm_{0}(~gm_{3}gm_{2})(gm_{6a}gm_{6}G_{da12}~)}{[G_{d0}(gm_{3}gm_{2})+G_{ib}G_{d0}(gm_{1}+gm_{2})+G_{ib}(~gm_{3}gm_{1}+gm_{3}gm_{2})](~G_{da12}G_{d6a}G_{d6}+gm_{6a}G_{P}G_{da12})}$$ The K that appears in the two functions can be used as a variable to correct the common mode signal. $$V_3 = -k * V_{icm}$$ If the source $V_3$ is set equal to the input common mode signal but out of phase by 180 $^{\circ}$ and suitably attenuated, the output common mode signal can be corrected by leaving the output differential mode signal unaltered. # **Appendix C** In this appendix there are the equations for Chapter 5 and where required are the mathematical passages that have allowed me to reach the end result. #### **C.1** By applying a differential mode signal between input terminals V1 and V2 of the circuit represented in Fig.5.3, of the type: $$V_1 = \frac{V_{id}}{2} \tag{C.1}$$ $$V_2 = -\frac{V_{id}}{2} \tag{C.2}$$ The differential mode signal result: $$V_1 - V_2 = V_{id} \tag{C.3}$$ # Case 1: $|V_{id}| < V_{GS} - V_T$ In this case, both currents $I_1$ and $I_2$ are present. The respective equations are given by: $$I_1 = I_{UP} = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVO} + V_{id})^2$$ (C.4) $$I_2 = I_{DWN} = K(V_{GS} - V_{id} - V_T)^2 = K(V_{OVO} - V_{id})^2$$ (C.5) Writing the Kirchhoff equation for the equilibrium of currents at the output node, you get: $$I_{L} = I_{UP} - I_{DWN} = K(V_{GS} + V_{id} - V_{T})^{2} - K(V_{GS} - V_{id} - V_{T})^{2} =$$ $$= K[(V_{GS} - V_{T})^{2} + V_{id}^{2} + 2(V_{GS} - V_{T})V_{id}] - K[(V_{GS} - V_{T})^{2} + V_{id}^{2} - 2(V_{GS} - V_{T})V_{id}] =$$ $$= K[2(V_{GS} - V_{T})V_{id}] + K[2(V_{GS} - V_{T})V_{id}] =$$ $$= 4K(V_{GS} - V_{T})V_{id} = 4K(V_{OVO})V_{id}$$ (C.6) # Case 2: $|V_{id}| > V_{GS} - V_T$ In case 2 only one current ( $I_1$ or $I_2$ ) should be considered as a branch is cut off. The respective equations are given by: $$I_{UP} = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (C.7) $$I_{DWN} = 0 (C.8)$$ Writing the Kirchhoff equation for the equilibrium of currents at the output node, you get: $$I_{L} = I_{UP} - I_{DWN} = I_{UP} = K(V_{OVQ} + V_{id})^{2}$$ (C.9) ### C.2 Simplified model and equation for non linear trend I-V To estimate the settling time of the OTA of Fig.5.3, the latter was closed in buffer configuration. The terminals indicated by $V_1$ were connected to the output terminal while a voltage step was applied to terminal $V_2$ . ### Simplified model of the circuit of Fig.5.3 with buffered OTA ### Model of the circuit in Fig.5.3 I consider case 2, in which $V_{id} > V_{GS} - V_{T}$ . In this case assume that my f(t), shown in Fig.5.10, is equal to equation (C.7): $$f(t) = I_1 = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (C.7) So I can write: $$f(t) = k(V_{OVQ} + V_{id})^2$$ (C.10) Having closed the OTA as buffers the differential input signal can be written as: $$V_{id}(t) = V_i(t) - V_o(t)$$ (C.11) Considering the circuit in Fig.5.10, I can write the Kirchhoff equation for the equilibrium of currents at the output node, I get: $$f(t) = \frac{V_o}{R} + C \frac{dV_o}{dt}$$ (C.12) Developing the second member of (C.10), I get: $$f(t) = kV_{OVQ}^2 + kV_{id}^2 + 2kV_{OVQ}V_{id}$$ (C.13) Replace (C.11) ( $V_{id} = V_i - V_o$ ) in (C.13), and I get: $$f(t) = kV_{OVQ}^2 + k(V_i - V_o)^2 + 2kV_{OVQ}(V_i - V_o)$$ (C.14) By developing terms in brackets, I get: $$f(t) = kV_{OVQ}^2 + kV_i^2 + kV_o^2 - 2kV_iV_o + 2kV_{OVQ}V_i - 2kV_{OVQ}V_o$$ (C.15) Highlighting some terms, I get: $$f(t) = kV_0^2 - (2kV_i + 2kV_{OVO})V_0 + kV_{OVO}^2 + kV_i^2 + 2kV_{OVO}V_i$$ (C.16) $$f(t) = kV_0^2 - (2kV_i + 2kV_{OVO})V_0 + k(V_{OVO} + V_i)^2$$ (C.17) Going to replace C.17 in C.12, I get: $$f(t) = \frac{V_o}{R} + C \frac{dV_o}{dt}$$ (C.12) $$kV_o^2 - (2kV_i + 2kV_{OVQ})V_o + k(V_{OVQ} + V_i)^2 = \frac{V_o}{R} + C\frac{dV_o}{dt}$$ (C.18) Bringing all the terms to the left, C.18 becomes: $$kV_o^2 - (2kV_i + 2kV_{OVQ})V_o - \frac{V_o}{R} - C\frac{dV_o}{dt} + k(V_{OVQ} + V_i)^2 = 0$$ (C.19) Common factor grouping, C.19 becomes: $$kV_o^2 - (2kV_i + 2kV_{OVQ} - \frac{1}{R})V_o - C\frac{dV_o}{dt} + k(V_{OVQ} + V_i)^2 = 0$$ (C.20) By ordering the terms 4.20 can be rewritten as: $$C\frac{dV_o}{dt} = kV_o^2 - (2kV_i + 2kV_{OVQ} - \frac{1}{R})V_o + k(V_{OVQ} + V_i)^2$$ (C.21) Dividing for C the first and second members, I get: $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{1}{c} (2kV_i + 2kV_{OVQ} - \frac{1}{R}) V_o + \frac{k}{c} (V_{OVQ} + V_i)^2$$ (C.22) # Term 1/R negligible: In case that R is much greater than 1, the C.22 can be written as: $$\frac{dV_0}{dt} = \frac{k}{c} V_0^2 - \frac{k}{c} 2(V_i + V_{OVQ}) V_0 + \frac{k}{c} (V_i + V_{OVQ})^2$$ (C.23) If I put the term $(V_i + V_{OVO}) = f(t)$ , I can rewrite: $$\frac{dV_0}{dt} = \frac{k}{c} V_0^2 - \frac{k}{c} 2f(t) V_0 + \frac{k}{c} f_{(t)}^2$$ (C.24) If I put Vo = f(t), and I'm going to make the replacement in C.24, I get: $$f'_{(t)} = \frac{k}{c} f_{(t)}^2 - \frac{k}{c} 2f_{(t)} f_{(t)} + \frac{k}{c} f_{(t)}^2$$ (C.25) The terms for the second member are simplified, and I get: $$f'_{(t)} = 0$$ (C.26) $$\frac{\mathrm{df}_{(t)}}{\mathrm{dt}} = \frac{\mathrm{d}}{\mathrm{dt}} \left( V_{\mathrm{i}} + V_{\mathrm{OVQ}} \right) = 0 \tag{C.27}$$ $$f(t) = (V_i + V_{OVO}) = costant$$ (C.28) The equation C.28 is a solution of equation C.23. ### Term 1/R not negligible $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{1}{C} (2kV_i + 2kV_{OVQ} - \frac{1}{R}) V_o + \frac{k}{C} (V_{OVQ} + V_i)^2$$ (C.22) If I put $(V_i + V_{OVO}) = f(t)$ I can rewrite: $$\frac{dV_0}{dt} = \frac{k}{c} V_0^2 - \frac{k}{c} 2f(t) V_0 + \frac{1}{RC} V_0 + \frac{k}{C} f_{(t)}^2$$ (C.29) ### C.3 Particolar solution of Riccati equation As seen in the previous section if I ignore the term 1/R, and consider the input signal as constant then Vo=Vi = cost is a particular solution of equation C.23. Returning for convenience the equations considered in the previous section for $R \gg 1$ : $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{k}{c} 2(V_i + V_{OVQ}) V_o + \frac{k}{c} (V_i + V_{OVQ})^2$$ (C.23) By putting the term $(V_i + V_{OVO}) = f(t)$ , the C.23 becomes: $$\frac{dV_0}{dt} = \frac{k}{c} V_0^2 - \frac{k}{c} 2f(t) V_0 + \frac{k}{c} f_{(t)}^2$$ (C.24) Equation C.24 admits as a solution Vo=f (t)=cost. In the generic case where I do not neglect the term 1/R, I can write equation C.22 in a form similar $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{1}{C} (2kV_i + 2kV_{OVQ} - \frac{1}{R}) V_o + \frac{k}{C} (V_{OVQ} + V_i)^2$$ (C.22) If I put $(V_i + V_{OVO}) = f(t)$ I can rewrite: $$\frac{dV_0}{dt} = \frac{k}{c} V_0^2 - \frac{k}{c} 2f(t) V_0 + \frac{1}{RC} V_0 + \frac{k}{c} f_{(t)}^2$$ (C.29) The equation C.29 I can rewrite as: $$\frac{dV_{o}}{dt} = \frac{k}{c}V_{o}^{2} - \frac{k}{c}2\alpha f(t)V_{o} + \frac{k}{c}f_{(t)}^{2}$$ (C.30) By comparing C.29 with C.30 I can determine the parameter α $$\frac{k}{c}V_o^2 - \frac{k}{c}2f(t)V_o + \frac{1}{RC}V_o + \frac{k}{c}f_{(t)}^2 = \frac{k}{c}V_o^2 - \frac{k}{c}2\alpha f(t)V_o + \frac{k}{c}f_{(t)}^2$$ (C.31) By simplifying common terms, I get $$-\frac{k}{C}2f(t) + \frac{1}{RC} = -\frac{k}{C}2\alpha f(t)$$ (C.32) $$\frac{-2KRf(t)+1}{RC} = -\frac{k}{C}2\alpha f(t)$$ $$\frac{-2KRf(t)+1}{R} = -2k\alpha f(t)$$ (C.34) $$\frac{-2KRf(t)+1}{R} = -2k\alpha f(t) \tag{C.34}$$ $$\frac{2KRf(t)-1}{2kRf(t)} = \alpha \tag{C.35}$$ Equation C.35, can be rewritten as $$\alpha = 1 - \frac{1}{2kRf(t)} \tag{C.36}$$ the equation C.30 admits type solution: $$\overline{V_0} = \beta f(t) \tag{C.37}$$ With $\beta$ and f(t) constants. Going to replace C.37 in C.30, I get: $$0 = \frac{k}{c} (\beta f(t))^2 - \frac{k}{c} 2\alpha f(t)\beta f + \frac{k}{c} f_{(t)}^2$$ (C.38) $$0 = \beta^2 f^2 - 2\alpha \beta f^2 + f^2 \tag{C.39}$$ Simplifying, I get: $$0 = \beta^2 - 2\alpha\beta + 1 \tag{C.40}$$ The C.40 is a second-degree equation in the unknown $\beta$ , which admits two solutions: $$\beta_{1,2} = \alpha \pm \sqrt{\alpha^2 - 1} \tag{C.41}$$ with $\alpha$ : $$\alpha = 1 - \frac{1}{2kRf(t)} \tag{C.36}$$ Replacing C.36 in C.41, I get: $$\beta_{1,2} = 1 - \frac{1}{2kRf(t)} \pm \sqrt{(1 - \frac{1}{2kRf(t)})^2 - 1}$$ (C.42) $$\beta_{1,2} = 1 - \frac{1}{2kRf(t)} \pm \sqrt{1 - \frac{2}{2kRf(t)} + (\frac{1}{2kRf(t)})^2 - 1}$$ (C.43) $$\beta_{1,2} = 1 - \frac{1}{2kRf(t)} \pm \sqrt{-\frac{1}{kRf(t)} + (\frac{1}{2kRf(t)})^2}$$ (C.44) The solution C.37 can be rewritten as: $$\overline{V_0} = \beta f(t) = (\alpha \pm \sqrt{\alpha^2 - 1})f(t)$$ (C.45) To show that C.45 is a solution of C.30, which carry for convenience, I go to make the substitution in the equation: $$\frac{dV_0}{dt} = \frac{k}{c} V_0^2 - \frac{k}{c} 2\alpha f(t) V_0 + \frac{k}{c} f_{(t)}^2$$ (C.30) $$0 = \left[ \left( \alpha \pm \sqrt{\alpha^2 - 1} \right) f(t) \right]^2 - 2\alpha \left( \alpha \pm \sqrt{\alpha^2 - 1} \right) f(t) f + f^2$$ (C.46) $$0 = (\alpha \pm \sqrt{\alpha^2 - 1})^2 f^2 - 2\alpha (\alpha \pm \sqrt{\alpha^2 - 1}) f^2 + f^2$$ (C.47) $$0 = (\alpha^2 \pm 2\alpha\sqrt{\alpha^2 - 1} + \alpha^2 - 1)f^2 - 2\alpha^2 f^2 \mp 2\alpha f^2 \sqrt{\alpha^2 - 1} + f^2$$ (C.48) $$0 = \alpha^2 f^2 \pm 2\alpha f^2 \sqrt{\alpha^2 - 1} + f^2 \alpha^2 - f^2 - 2\alpha^2 f^2 \mp 2\alpha f^2 \sqrt{\alpha^2 - 1} + f^2 = 0$$ (C.49) The C.45 is therefore a particular solution of the Riccati equation. ### C.4 General solution of Riccati eqution Considering the equation in normal form $$y' + A(x)y = B(x)y^2 + C(x)$$ (C.50) For: B(X)=0, it is reduced to a non-homogeneous linear equation; B(x)=C(x)=0, becomes a homogeneous linear equation; $B(x)\neq 0$ , C(x)=0, it is reduced to a Bernulli equation with n=2; $B(x)\neq 0$ , $C(x)\neq 0$ , is called the Riccati equation; The equation under consideration is that obtained in the previous paragraph, 4.30: $$\frac{dV_o}{dt} = \frac{k}{c} V_o^2 - \frac{k}{c} 2\alpha f(t) V_o + \frac{k}{c} f_{(t)}^2$$ (C.30) La quale è riconducibile alla 4.50 con $B(x)\neq 0$ , $C(x)\neq 0$ che è il quarto caso, ovvero l'equazione di Riccati. La sua integrazione è possibile se è noto un suo integrale particolare $y(x)=y_1(x)$ . In tal caso con opportuni cambiamenti di variabile, è possibile ricondurla ad un'equazione di Bernoulli che a sua volta si trasforma in un'equazione lineare. Which is attributable to C.50 with $B(x) \neq 0$ , $C(x) \neq 0$ which is the fourth case, that is, the equation of Riccati. Its integration is possible if its particular integral $y(x) = y_1(x)$ is known. In this case with appropriate changes of the variable, it can be brought back to a Bernoulli equation which in turn becomes a linear equation. If $y_1$ is a particular integer of C.50 it satisfies the equation, that is: $$y_1' + A(x)y_1 = B(x)y_1^2 + C(x)$$ (C.51) By making the difference between C.50 and C.51, I get: $$y' - y'_1 + (y - y_1)A(x) = (y^2 - y_1^2)B(x)$$ (C.52) Placing: $$z = y - y_1 \tag{C.53}$$ $$z' = y' - y'_1$$ (C.54) $$y^{2} - y_{1}^{2} = (y - y_{1})(y + y_{1}) = (y - y_{1})(y - y_{1} + 2y_{1}) = z(z + 2y_{1})$$ (C.55) And going to replace C.53, C.54 and C.55 in C.52, I get: $$z' + A(x)z = z(z + 2y_1)B(x)$$ (C.56) $$z' + A(x)z = z^2B(x) + 2y_1B(x)z$$ (C.57) $$z' + (A(x) - 2y_1B(x))z = B(x)z^2$$ (C.58) The C.58 is a Bernoulli equation with n = 2 whose integral is: $$z = e^{-\int (A - 2y_1 B) dx} \cdot [-\int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k]^{-1}$$ (C.59) Replacing z with equation C.53, I get: $$y - y_1 = e^{-\int (A - 2y_1 B) dx} \cdot [-\int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k]^{-1}$$ (C.60) I can write the C.60 in canonical form: $$y = y_1 - \frac{e^{-\int (A - 2y_1 B) dx}}{\int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k} = y_1 - \frac{N}{D}$$ (C.61) For convenience I rewrite the equation I would like to know about the general integral and the comparison with the C.50: $$\frac{dV_0}{dt} + \frac{k}{c} 2\alpha f(t) V_0 = \frac{k}{c} V_0^2 + \frac{k}{c} f_{(t)}^2$$ (C.62) $$y' + A(x)y = B(x)y^2 + C(x)$$ (C.50) The comparison shows that: $$A(x) = \frac{k}{c} 2\alpha f(t) \tag{C.63}$$ $$B(x) = \frac{k}{c} \tag{C.64}$$ $$C(x) = \frac{k}{c} f_{(t)}^2$$ (C.65) $$y_1 = \overline{V_0} = \beta f(t) = (\alpha \pm \sqrt{\alpha^2 - 1})f(t)$$ (C.66) For convenience I'm going to break the equation C.61 into three parts, y1, N (numerator) and D (denominator). $$N = e^{-\int (A-2y_1B)dx} \tag{C.67}$$ $$D = \int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k \tag{C.68}$$ I'm going to replace C.63, C.64 and C.66 in C.67: $$N = e^{-\int \left(\frac{k}{c} 2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1}) f(t) \frac{k}{c}\right) dx}$$ (C.69) In the case of step signal I can consider f(t)=f(x)=constant and I can rewrite C.69 as: $$N = e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)\int dx}$$ (C.70) $$N = e^{-\left(\frac{k}{c}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{c}\right)x}$$ (C.71) I'm going to replace C.63, C.64 and C.66 in C.68: $$D = \int \frac{k}{c} \cdot e^{-\int \left(\frac{k}{c} 2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1}) f(t) \frac{k}{c}\right) dx} \cdot dx + k$$ (C.72) In the case of step signal I can consider f(t)=f(x)=constant and I can rewrite C.72 as: $$D = \frac{k}{c} \int e^{-\left(\frac{k}{c}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{c}\right)\int dx} \cdot dx + k$$ (C.73) $$D = \frac{k}{c} \int e^{-\left(\frac{k}{c} 2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1}) f(t) \frac{k}{c}\right) x} \cdot dx + k$$ (C.74) The integer of C.74 is: $$D = -\frac{k}{c} \cdot \frac{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}} + k$$ (C.75) By simplifying the numerator and denominator the term k/c, C.75 becomes: $$D = -\frac{e^{-\left(\frac{k}{C^2}\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)} + k$$ (C.76) I'm going to replace the results obtained, C.71 and C.76, in C.61 that I carry for convenience: $$y = y_1 - \frac{e^{-\int (A - 2y_1 B) dx}}{\int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k} = y_1 - \frac{N}{D}$$ (C.61) $$y = y_1 - \frac{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{-\frac{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)} + k}}$$ (C.77) A denominator there is a sign - so the C.77 can write it as: $$y = y_1 + \frac{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{\frac{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)}} + k$$ (C.78) $$y = y_1 + \frac{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x}}{e^{-\left(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C}\right)x} + k(2\alpha f(t) - 2\left(\alpha \pm \sqrt{\alpha^2 - 1}\right)f(t))}}$$ $$(C.79)$$ $$y = y_1 + \frac{(2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t))e^{-(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C})x}}{e^{-(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C})x} + k(2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t))}}$$ (C.80) In C.80 I will also replace y1: $$y_1 = \overline{V_0} = \beta f(t) = (\alpha \pm \sqrt{\alpha^2 - 1})f(t)$$ (C.66) $$y = (\alpha \pm \sqrt{\alpha^2 - 1})f(t) + \frac{(2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t))e^{-(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C})x}}{e^{-(\frac{k}{C}2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t)\frac{k}{C})x} + k(2\alpha f(t) - 2(\alpha \pm \sqrt{\alpha^2 - 1})f(t))}}$$ (C.81) #### C.4.1 Constant integration of the general equation of Riccati $$y = y_1 - \frac{e^{-\int (A - 2y_1 B) dx}}{\int B \cdot e^{-\int (A - 2y_1 B) dx} \cdot dx + k} = y_1 - \frac{N}{D}$$ (C.61) The equation C.61 can be rewritten as: $$y = y_1 - \frac{e^{-\int T(x)dx}}{\int B \cdot e^{-\int T(x)dx} \cdot dx + k} = y_1 - \frac{N}{D}$$ (C.82) where, $$T(x) = (A - 2y_1B)$$ (C.83) For a voltage step I can consider T(x) independent of the x variable, and then take it out of the integral sign. I write the equation C.82 in another form: $$y = y_1 - \frac{1}{e^{\int T(x)dx} \left[\int B \cdot e^{-\int T(x)dx} \cdot dx + k\right]}$$ (C.84) $$y = y_1 - \frac{1}{e^{Tx}[B \cdot (e^{-Tx} \cdot dx + k)]}$$ (C.85) # Appendix C $$y = y_1 - \frac{1}{e^{Tx}[-\frac{B}{T}\cdot e^{-Tx} + k]}$$ (C.86) $$y = y_1 - \frac{1}{[-\frac{B}{T} + ke^{Tx}]}$$ (C.87) Constant integration $$y_0 = y_1 - \frac{1}{\left[-\frac{B}{a} + k\right]} \tag{C.89}$$ Constant integration $$y_0 = y_1 - \frac{1}{\left[-\frac{B}{T} + k\right]}$$ $$y_1 - y_0 = \frac{1}{\left[-\frac{B}{T} + k\right]}$$ $$\frac{1}{y_1 - y_0} = -\frac{B}{T} + k$$ $$(C.91)$$ $$k = \frac{1}{y_1 - y_0} + \frac{B}{T}$$ $$(C.92)$$ $$\frac{1}{v_1 - v_0} = -\frac{B}{T} + k \tag{C.91}$$ $$k = \frac{1}{v_1 - v_0} + \frac{B}{T} \tag{C.92}$$ ### C.5 Differential equation solution for I-V linear trend For convenience, carry out the equations in paragraph 4.2 regarding the case study 1, where the current dependence on the differential voltage is linear. Case 1: $$V_{id} < V_{GS} - V_{T}$$ $$I_1 = I_{UP} = K(V_{GS} + V_{id} - V_T)^2 = K(V_{OVQ} + V_{id})^2$$ (C.4) $$I_2 = I_{DWN} = K(V_{GS} - V_{id} - V_T)^2 = K(V_{OVO} - V_{id})^2$$ (C.5) $$I_{L} = I_{UP} - I_{DWN} = K(V_{GS} + V_{id} - V_{T})^{2} - K(V_{GS} - V_{id} - V_{T})^{2} =$$ $$=K[(V_{GS}-V_T)^2+{V_{id}}^2+2(V_{GS}-V_T)V_{id}]-K[(V_{GS}-V_T)^2+{V_{id}}^2-2(V_{GS}-V_T)V_{id}]=$$ $$= K[2(V_{GS} - V_T)V_{id}] + K[2(V_{GS} - V_T)V_{id}] =$$ $$= 4K(V_{GS} - V_T)V_{id} = 4K(V_{OVO})V_{id}$$ (C.6) Considering "Case 1" ( $V_{id} < V_{GS} - V_{T}$ ): $$f(t) = I_1 - I_2 = 4K(V_{OVQ})V_{id}$$ (C.7) $$f(t) = 4K(V_{OVO})V_{id} \tag{C.94}$$ $$V_{id}(t) = V_i(t) - V_o(t)$$ (C.95) $$f(t) = \frac{V_0}{R} + C \frac{dV_0}{dt}$$ (C.96) I replace the (C.95) in (C.94) $$f(t) = 4K(V_{OVO})(V_i(t) - V_o(t))$$ (C.97) Development the second member of (C.97): $$f(t) = 4K(V_{OVO})V_{i}(t) - 4K(V_{OVO})V_{o}(t)$$ (C.98) For convenience I rewrite (C.96) and go to replace f(t) with the result of (C.98) $$f(t) = \frac{V_o}{R} + C \frac{dV_o}{dt}$$ (C.96) $$4K(V_{OVQ})V_{i}(t) - 4K(V_{OVQ})V_{o}(t) = \frac{V_{o}}{R} + C\frac{dV_{o}}{dt}$$ (C.99) I try to write (C.99) in canonical order by sorting and grouping some terms: $$-4K(V_{OVQ})V_{o}(t) - \frac{V_{o}}{R} - C\frac{dV_{o}}{dt} + 4K(V_{OVQ})V_{i}(t) = 0$$ (C.100) $$(4KV_{OVQ} + \frac{1}{R})V_0(t) + C\frac{dV_0}{dt} - 4K(V_{OVQ})V_i(t) = 0$$ (C.101) $$C \frac{dV_o}{dt} + \left(4KV_{OVQ} + \frac{1}{R}\right)V_o(t) = 4K(V_{OVQ})V_i$$ (C.102) $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + \left(\frac{4KV_{OVQ}}{C} + \frac{1}{CR}\right)V_{\mathrm{o}}(t) = \frac{4K(V_{OVQ})V_{\mathrm{i}}}{C} \tag{C.103}$$ The equation (C.103) is of the form: $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + A(t)\mathrm{V_o} = \mathrm{B(t)} \tag{C.104}$$ If: B(x)=0; the (C.104) is called a homogeneous linear equation B(x) $\neq$ 0; the (C.104) is called a not homogeneous linear equation The general integer is given by the sum of the homogeneous equation solution plus a particular solution. ### C.5.1 Not homogeneous equation solution I rewrite for convenience the C.103, C.104: $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + \left(\frac{4KV_{OVQ}}{C} + \frac{1}{CR}\right)V_{\mathrm{o}}(t) = \frac{4K(V_{OVQ})V_{\mathrm{i}}}{C} \tag{C.103}$$ $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + A(t)\mathrm{V_o} = \mathrm{B(t)} \tag{C.104}$$ The previous equation can be written in the form: $$dV_0 + A(t)V_0 dt = B(t)dt (C.105)$$ I consider the first member of equation C.105: (C.106) allo scopo di integrare la (C.105) cerchiamo una funzione I(t), tale che la (C.106), moltiplicata per tale funzione, risulti il differenziale totale della funzione y·I(t), cioè tale che sia: In order to integrate (C.105) we look for a function I(t) such that (C.106) multiplied by this function results in the total differential of $y \cdot I(t)$ , that is: $$I(t)dV_0 + I(t)A(t)V_0dt = d[V_0 \cdot I(t)]$$ (C.107) By developing the (C.107), I get: $$\mathbf{I}(\mathbf{t})\mathbf{dV_0} + \mathbf{I}(\mathbf{t})A(t)\mathbf{V_0}d\mathbf{t} = \mathbf{I}(\mathbf{t})\mathbf{dV_0} + \mathbf{V_0} \cdot \mathbf{d}[\mathbf{I}(\mathbf{t})]$$ (C.108) By simplifying some terms, I get: $$I(t)A(t)\mathbf{V_0}dt = \mathbf{V_0} \cdot d[I(t)] \tag{C.109}$$ $$I(t)A(t)dt = d[I(t)]$$ (C.110) The (C.110) can be rewritten in the form: $$\frac{\mathrm{d}[\mathrm{I}(\mathrm{t})]}{\mathrm{I}(\mathrm{t})} = A(t)\mathrm{d}\mathrm{t} \tag{C.111}$$ By integrating both members, I get: $$\int \frac{\mathrm{d}[\mathrm{I}(t)]}{\mathrm{I}(t)} = \int A(t) \mathrm{d}t \tag{C.112}$$ $$\log\left(\mathbf{c}\cdot\mathbf{I}(\mathbf{x})\right) = \int A(t)dt \tag{C.113}$$ $$c \cdot I(x) = e^{\int A(t)dt}$$ (C.114) One of the many functions that verify the (C.107) is: $$I(x) = e^{\int A(t)dt}$$ (C.115) Obtained for c = 1. Resuming the starting equation (C.105) $$dV_0 + A(t)V_0 dt = B(t)dt$$ (C.105) And multiplying both members for I (t), you have: $$I(t)dV_0 + I(t)A(t)V_0dt = I(t)B(t)dt$$ (C.116) Comparing the (C.116) with what is written in (C.107), which carry it for convenience: $$I(t)dV_0 + I(t)A(t)V_0dt = d[V_0 \cdot I(t)]$$ (C.107) The (C.116) can be written: $$d[V_o \cdot I(t)] = I(t)B(t)dt$$ (C.117) The (4.117), integrated, provides the general integer of (C.105) and therefore of (C.104): $$\int d[V_o \cdot I(t)] = \int I(t)B(t)dt \tag{C.118}$$ $$V_0 \cdot I(t) = \int I(t)B(t)dt \tag{C.119}$$ $$V_{o} = \frac{\int I(t)B(t)dt}{I(t)}$$ (C.120) With I(t), given by (C.115). Going to replace the value of I(t) in (C.120), you get: $$V_{o} = \frac{\int e^{\int A(t)dt} B(t)dt}{e^{\int A(t)dt}} = \frac{N}{D}$$ (C.121) Where N and D are respectively: $$N = \int e^{\int A(t)dt}B(t)dt$$ (C.122) $$D = e^{\int A(t)dt}$$ (C.123) By comparing the result of the general equation (4.104) with that (4.103) I want to know the solution, I can determine the terms A(t) and B(t): $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + \left(\frac{4KV_{OVQ}}{C} + \frac{1}{CR}\right) V_{\mathrm{o}}(t) = \frac{4K(V_{OVQ})V_{\mathrm{i}}}{C} \tag{C.103}$$ From the comparison you can write: $$A(t) = \left(\frac{4KV_{OVQ}}{C} + \frac{1}{CR}\right) \tag{C.124}$$ $$B(t) = \frac{4K(V_{OVQ})V_i}{C}$$ (C.125) Considering terms A(t) and B(t) as constants, (C.122) and (C.123) can be rewritten as: $$N = B \cdot \int e^{A \cdot t} dt = \frac{B}{A} e^{A \cdot t} + c \tag{C.126}$$ $$D = e^{A \cdot t} \tag{C.127}$$ The (C.121) can be rewritten as: $$V_{o} = \frac{\int e^{\int A(t)dt}B(t)dt}{e^{\int A(t)dt}} = \frac{\frac{B}{A}e^{A\cdot t} + c}{e^{A\cdot t}} = \frac{B}{A} + c \cdot e^{-A\cdot t}$$ (C.128) ### **C.5.2** Integration constant calculation In the case of a unit step, at instant t = 0, Vi = 1 and Vo = 0.05: $$A(t) = \left(\frac{4KV_{OVQ}}{C} + \frac{1}{CR}\right) \tag{C.124}$$ $$B(t) = \frac{4K(V_{OVQ})V_i}{C}$$ (C.125) I can rewrite the C.128 as: $$V_{o}(t) = \frac{V_{2}}{1 + \frac{1}{4KRV_{OVO}}} + ce^{-A \cdot t} = \rho V_{2} + ce^{-A \cdot t}$$ (C.129) With "c" such that $V_0(0) = V_i - V_{ovg}$ $$c = V_i(1 - \rho) - V_{ovq} < 0$$ (C.130) # C.6 Calculation of the proposed model's settling time ### modello circuitale proposto $$f(v_{id}) = \begin{cases} 4kV_{ovq}V_{id} & |V_{id}| < V_{ovq} \\ sgn(V_{id})k(V_{ovq} + V_{id})^2 & |V_{id}| > V_{ovq} \end{cases}$$ (C.131) The regime output voltage is: $$4kV_{ovq}(V_i - V_o) = \frac{V_o}{R} \tag{C.132}$$ $$4kV_{ovq}(V_i - V_o) = \frac{V_o}{R}$$ $$V_o = \frac{4kRV_{ovq}}{1 + 4kRV_{ovq}}V_i \qquad (V_o = V_i \quad per \ R \to \infty)$$ (C.132) step of input: $$V_i(0^-) = V_1 \tag{C.134}$$ $$V_i(0^+) = V_2 = V_1 + \Delta \qquad \Delta > V_{ovq}$$ (C.135) $$V_{id}(0^{+}) = V_2 - \frac{4kRV_{ovq}}{1 + 4kRV_{ovq}} V_1 > V_{ovq} \qquad (V_1 < 0)$$ (C.136) risposta a un gradino di tensione applicato in ingresso The settling time is given by the sum of two contributions: $$t_{set} = t_1 + t_2$$ (C.137) Time $t_1$ is due to the case where the current flowing in the load $(I_L)$ is nonlinear (case 2) while $t_2$ is due to the case where the current I<sub>L</sub> has a linear trend (case 1). ### C.6.1 Time calculation $t_1$ Explaining the connection between input voltage and output voltage, I have $$V_{id} = V_i - V_0 \tag{C.138}$$ Taking into account that the final value (maximum value) for the differential input voltage, is when $$V_{id} = V_{GS} - V_T = V_i - V_0 = V_{ov}$$ (C.139) By expressing the output voltage Vo in function of Vov and indicating with $t_1$ , the time instant in which the output voltage reaches the final value, it has: $$V_0(t1) = V_i - V_{ov}$$ (C.140) For convenience, carry some equations obtained for the calculation of the integral of the Riccati equation $$(V_i + V_{OVQ}) = f(t)$$ $$\alpha = 1 + \frac{1}{2kRf(t)}$$ (C.141) The particular integral of Riccati's equation is: $$y_1 = \overline{V_0} = \beta f(t) = (\alpha \pm \sqrt{\alpha^2 - 1}) f(t)$$ (C.142) The general integral of Riccati's equation is: $$y = y_1 - \frac{1}{[-\frac{B}{T} + ke^{Tx}]}$$ (C.143) $$V(t) = \overline{V_0} - \frac{1}{\left[-\frac{B}{T} + ke^{Tt}\right]}$$ The integration constant is: $$y_0 = y_1 - \frac{1}{\left[-\frac{B}{2} + k\right]} \tag{C.144}$$ $$y_1 - y_0 = \frac{1}{\left[-\frac{B}{B} + k\right]} \tag{C.145}$$ $$\frac{1}{y_1 - y_0} = -\frac{B}{T} + k \tag{C.146}$$ $$k = \frac{1}{v_1 - v_0} + \frac{B}{T} \tag{C.147}$$ if consider y<sub>0</sub>=0, I have $$k = \frac{1}{y_1} + \frac{B}{T} \tag{C.148}$$ $$V(t) = \overline{V_0} - \frac{1}{[-\frac{B}{T} + (\frac{1}{\overline{V_0}} + \frac{B}{T})e^{Tt}]}$$ (C.149) I'm going to impose the condition that allows me to get t<sub>1</sub>: $$V_0(t1) = V_i - V_{ov} = \overline{V_0} - \frac{1}{\left[-\frac{B}{T} + \left(\frac{1}{\overline{V_0}} + \frac{B}{T}\right)e^{Tt}\right]}$$ (C.150) $$V_{i} - V_{ov} - \overline{V_{0}} = -\frac{1}{\left[-\frac{B}{T} + \left(\frac{1}{\overline{V_{0}}} + \frac{B}{T}\right)e^{Tt}\right]}$$ (C.151) $$\left[ -\frac{B}{T} + \left( \frac{1}{\overline{V_0}} + \frac{B}{T} \right) e^{Tt} \right] = -\frac{1}{(V_1 - V_{0V} - \overline{V_0})}$$ (C.152) $$(\frac{1}{\overline{V_0}} + \frac{B}{T})e^{Tt} = \frac{B}{T} - \frac{1}{(V_i - V_{ov} - \overline{V_0})}$$ (C.153) $$e^{\text{Tt}} = \frac{\frac{B}{T} - \frac{1}{(V_i - V_{0V} - \overline{V_0})}}{(\frac{1}{\overline{V_0}} + \frac{B}{T})}$$ (C.154) $$t_{1} = \frac{1}{T} \ln \left( \frac{\frac{B}{T} - \frac{1}{(V_{1} - V_{0V} - \overline{V_{0}})}}{(\frac{1}{\overline{V_{0}}} + \frac{B}{T})} \right)$$ (C.155) If consider yo≠0, I get: $$t_{1} = \frac{1}{T} \ln \left( \frac{\frac{B}{T} - \frac{1}{(V_{1} - V_{0V} - \overline{V_{0}})}}{\frac{1}{\overline{V_{0}} - V_{0}} + \frac{B}{T}} \right)$$ (C.156) ### **C.6.2** Time calculation t<sub>2</sub> In the previous section, the general integral of the differential equation in the linear zone was found, which carry over for convenience: $$V_{o}(t=0) = \frac{V_{2}}{1 + \frac{1}{4KRV_{OVO}}} + ce^{-A \cdot t} = \rho V_{2} + ce^{-A \cdot t}$$ (C.129) Where "c" is the integration constant and is given by: $$c = V_2(1 - \rho) - V_{ovq} < 0 \tag{C.130}$$ The settling time with an error $\varepsilon$ is given by $t_1+t_2$ where $t_2$ is the time for which: $$V_0 = \rho V_2 - \rho (V_2 - V_1)\varepsilon \tag{C.157}$$ $$\rho V_2 - \rho (V_2 - V_1)\varepsilon = \rho V_2 + ce^{-At_2} = \rho V_2 - |c|e^{-At_2}$$ (C.158) $$t_2 = \frac{1}{A} ln \frac{|c|}{\varepsilon \rho (V_2 - V_1)} \tag{C.159}$$ # C.6.3Solution of homogeneous associated $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + A(t)\mathrm{V_o} = 0 \tag{C.160}$$ $$\frac{\mathrm{dV_o}}{\mathrm{dt}} = -A(t)\mathrm{V_o} \tag{C.161}$$ $$\frac{\mathrm{d}V_{\mathrm{o}}}{V_{\mathrm{o}}} = -A(t)\mathrm{d}t\tag{C.162}$$ Per $V_0\neq 0$ , si ha: $$\log (c_1 y) = -\int A(t) dt \tag{C.163}$$ $$c_1 y = e^{-\int A(t)dt}$$ (C.164) Per c1=1/c, si ha: $$y = ce^{-\int A(t)dt}$$ (C.167) Equazione omogenea associata: $$\frac{\mathrm{dV_o}}{\mathrm{dt}} + \left(\frac{4KRV_{OVQ} + 1}{CR}\right) V_0(t) = 0 \tag{C.168}$$ Il termine A(t) in questo caso, risulta essere: $$A(t) = \left(\frac{4KRV_{OVQ} + 1}{CR}\right) \tag{C.169}$$ Quindi una soluzione dell'omogenea associata, può essere scritta come: $$y = ce^{-\int \left(\frac{4KRV_{OVQ}+1}{CR}\right)dt}$$ (C.170) assumendo il termine A(t) indipendente dal tempo, si può scrivere: $$y = ce^{-\left(\frac{4KRV_{OVQ}+1}{CR}\right) \cdot t}$$ (C.171) # **C.6.4 Integral calculations** $$\int \frac{dx}{e^{x}} = \int \left(-1 + \frac{e^{x}}{h} \frac{1}{abe^{bx}}\right) dx = -x + \ln\left(e^{x} - 1\right)$$ $$\int \frac{dx}{ae^{bx}-1} = \int \left(-1 + \frac{1}{h} \frac{abe^{bx}}{abe^{bx}-1}\right) dx = -x + \frac{1}{h} \ln\left(ae^{bx} - 1\right)$$ $$\int \left(\frac{1}{ae^{bx}-1}\right)^{2} dx = \int \left(\frac{1+a^{2}e^{2bx}-2ae^{bx}-a^{2}e^{2bx}+2ae^{bx}}{(ae^{bx}-1)^{2}}\right) dx =$$ $$\int \left(1 - \frac{ae^{bx}}{ae^{bx}-1} + \frac{ae^{bx}}{(ae^{bx}-1)^{2}}\right) dx =$$ $$= x - \frac{1}{b} \ln\left(ae^{bx} - 1\right) - \frac{1}{b} \frac{1}{ae^{bx}-1}$$ $$\int \left(a + \frac{b}{ce^{dx}-1}\right)^{2} dx = \int \left[a^{2} + \frac{2ab}{ce^{dx}-1} + \left(\frac{b}{ce^{dx}-1}\right)^{2} dx =$$ $$a^{2}x + 2ab \left[-x + \frac{1}{d} \ln(ce^{dx} - 1)\right] + b^{2} \left[x - \frac{1}{d} \ln(ce^{dx} - 1) - \frac{1}{d} \frac{1}{(ce^{dx}-1)}\right] =$$ $$= (a - b)^{2}x + \frac{b}{d}(2a - b) \ln(ce^{dx} - 1) - \frac{b^{2}}{d} \frac{1}{ce^{dx}-1}$$ $$\int e^{-\rho x} dx = -\frac{1}{\rho} e^{-\rho x}$$ $$\int (a + ce^{-gx})^{2} dx = \int (a^{2} + 2ace^{-gx} + c^{2}e^{-2gx}) dx = a^{2}x - \frac{2ac}{g}e^{-gx} - \frac{c^{2}}{2g}e^{-2gx}$$ $$V^{*} = \overline{V_{0}} - \frac{\delta}{\delta c_{1}e^{i/7}Ni - 1}$$ $$e^{i/7}Ni = \frac{1}{6c_{1}} \sum$$ $$\sum = \frac{\delta}{V_{0} - V^{*}} + 1$$ $$\overline{V_{0}} = (\alpha - \sqrt{\alpha^{2} - 1})\Psi$$ $$\delta = 2\sqrt{\alpha^{2} - 1}\Psi$$ $$V^{*} = \Psi - 2V_{0y}$$ $$\Sigma = 1 + \frac{\delta}{\alpha - \sqrt{\alpha^{2} - 1} + 1+2V_{0y}/\Psi} = \frac{(\alpha - 1) + 2(V_{0y}/\Psi) + \sqrt{\alpha^{2} - 1}}{(\alpha - 1) + 2V_{0y}/\Psi + \sqrt{\alpha^{2} - 1}}$$ $$\delta c_{1} = \frac{1}{b} + \frac{\delta}{V_{0} - V_{0}(0)} = 1 + \frac{2\sqrt{\alpha^{2} - 1}}{\alpha - \sqrt{\alpha^{2} - 1} - (V_{0}(0))/\Psi} = \frac{a^{-V_{0}(0)/\Psi + \sqrt{\alpha^{2} - 1}}}{a^{-V_{0}(0)/\Psi - \sqrt{\alpha^{2} - 1}}$$ $$\delta c_{1} = \frac{b + h}{a - h}$$ $$\delta c_{1} = \frac{b + h}{a - h}$$ $$\delta c_{1} = \frac{b + h}{a - h}$$ $$\delta c_{1} = \frac{b + h}{a - h}$$ $$\delta c_{1} = \frac{a + h b - h}{(a - h^{-b}) - h} = \frac{(a - h)^{2} + h(b - a)}{(a - h^{2}) - h(b - a)} = \frac{m + hn}{m - hn}$$ $$m = ab - h^{2} = \left[\alpha - 1 + \frac{2V_{0y}}{\Psi} \left(\alpha - \frac{V_{0}(0)}{\Psi}\right) - (\alpha^{2} - 1) =$$ $$= (1 - \alpha) \left(1 + \frac{V_{0}(0)}{\Psi} + 2\frac{V_{0y}}{\Psi} \left(\alpha - \frac{V_{0}(0)}{\Psi}\right) - \frac{1}{2K} \Psi + V_{0}(0)\right) \right] =$$ $$= \frac{a}{\mu v} \left[A_{v} \left(a\Psi \left(a\Psi - \frac{A_{v}}{1 + A_{v}}\right) V_{1}\right) - \left(\Psi + \frac{A_{v}}{1 + A_{v}}\right) V_{1}\right] =$$ $$= \frac{\theta}{\Psi} \left[A_{v} \left(a\Psi \left(1 + A_{v}\right) - A_{v} - 1\right] - \left[\Psi \left(1 + A_{v}\right) + A_{v}V_{1}\right]\right]$$ # Appendix C $$\begin{split} n &= \alpha - \frac{V_o(0)}{\Psi} - (\alpha - 1) - 2\frac{V_{ov}}{\Psi} = 1 - \frac{V_o(0) + 2V_{ov}}{\Psi} = \\ &= 1 - \frac{A_{vF}V_1 + 2V_{ov}}{V_2 + V_{ov}} = \frac{1}{\Psi} \left( \frac{V_1}{1 + A_v} + \Delta V - V_{ov} \right) = \\ &= \frac{1}{\Psi(1 + A_v)} \left[ V_1 + (1 + A_v)(\Delta V - V_{ov}) \right] \\ \theta &= \frac{1}{2KR\Psi} \\ \theta A_v &= \frac{2V_{ov}}{\Psi} = 2\eta \\ m &\pm hn = \frac{1}{\Psi(1 + A_v)} \left\{ 2\eta \left[ \alpha \Psi(1 + A_v) - A_v V_1 \right] - \frac{2V_{ov}}{A_v} (1 + A_v) - 2\eta V_1 \pm \\ &\pm \sqrt{\alpha^2 - 1} \left[ V_1 + (1 + A_v)(\Delta V - V_{ov}) \right] \right\} = \\ &= \frac{1}{\Psi(1 + A_v)} \left\{ 2(1 + A_v) \left[ V_{ov} \left( \alpha - \frac{1}{A_v} \right) - \eta V_1 \right] \pm \\ &\pm \sqrt{\alpha^2 - 1} \left[ V_1 + (1 + A_v)(\Delta V - V_{ov}) \right] \right\} = \\ &= \frac{1}{\Psi} \left\{ 2 \left[ V_{ov} \left( 1 - \frac{1}{A_v} (1 - 2\eta) - \eta V_1 \right] \pm \sqrt{\alpha^2 - 1} \left( \frac{V_1}{(1 + A_v)} + \Delta V - V_{ov} \right) \right\} \end{split}$$ ### Bibliography- Chapter 1 - [1] R. Castello, F. Montecchi, F. Rezzi, and A. Baschirotto, "Low-voltage analog filters," *IEEE Trans. Circuits Syst. I*, vol. 42, pp. 82740, Nov. 1995 - [2] R. Castello, P.R. Gray, 'A high-performance micropower switched-capacitor filter,' *IEEE J. Solid-State Circuits*, vol. 20, no. 6, pp. 1122-1132, Dec. 1985. - [3]Klinke, R., Hosticka, B. J., & Pfleiderer, H. J. (1989). A veryhigh- slew-rate CMOS operational amplifier. IEEE Journal of Solid-State Circuits, 24(3), 744–746. - [4]Degrauwe, M. G., Rijmenants, J., Vittoz, E. A., & De Man, H. J. (1982). Adaptive biasing CMOS amplifiers. IEEE Journal of Solid-State Circuits, SC-17(3), 522–528. - [5] S. Baswa, A.J. Lopez Martin, J. Ramirez-Angulo, R.G. Carvajal, 'Winner-Take-All class AB input stage,' *Analog Integrated Circuits and Signal Proc.*, vol. 46, no. 1, pp.149-152, 2006. - [6] J. Ramirez-Angulo, R. Gonzalez-Carvajal, A. Torralba, C. Nieva, 'A new class AB differential input stage for implementation of low-voltage high slew rate op-amps and linear transconductors,' *ISCAS 01 Int. Symp. Circuits and Systems*, vol. 1, pp. 671-674, 2001. - [7] V. Peluso, P. Vancorenland, M. Steyaert, W. Sansen, '900mV differential class AB OTA for switched opamp applications,' *IEE Electronic Letters*, vol. 33, no. 17, pp. 1455-1456, 1997. - [8] S. Baswa, A.J. Lopez-Martin, J. Ramirez-Angulo, R.G. Carvajal, 'Low-voltage micropower super class AB CMOS OTA,' *IEE Electronic Letters*, vol. 40, no. 4, pp. 216-217, 2004. - [9] Juan A. Galan, Antonio J. López-Martín, *Member, IEEE*, Ramón G. Carvajal, *Senior Member, IEEE*, Jaime Ramírez-Angulo, *Fellow, IEEE*, and Carlos Rubia-Marcos. Super Class-AB OTAs With Adaptive Biasing and Dynamic Output Current Scaling - [10] V. Peluso, P. Vancorenland, M. Steyaert, and W. Sansen, "900 mV differential Class-ABOTA for switched opamp applications," *Electron. Lett.*, vol. 33, no. 17, pp. 1455–1456, Aug. 1997. - [11] R. G. Carvajal, J. Ramírez-Angulo, A. J. Lopez-Martin, A. Torralba, J. A. Galan, A. Carlosena, and F. Muñoz, "The flipped voltage follower: A useful cell for low-voltage, low-power circuit design," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 7, pp. 1276–1291, Jul. 2005. - [12]F. You, S. H. K. Embabi, and E. Sánchez-Sinencio, "Low-voltage Class-AB buffers with quiescent current control," *IEEE J. Solid-State Circuits*, vol. 33, no. 6, pp. 915–920, Jun. 1998. - [13]M. Degrauwe, E. Vittoz, and I. Verbauwhede, "A micropower CMOS instrumentation amplifier," *IEEE J. Solid-State Circuits*, vol. SC-20, no. 3, pp. 805–807, Jun. 1985. - [14] R. Castello and P. R. Gray, "A high-performance micropower-switchedcapacitor filter," *IEEE J, Solid-State Circuits*, vol. SC-20, no. 6, pp. 1122-1132, Dec. 1985 - [15] Subhajit Sen and Bosco Leung. A Class-AB High-speed Low-Power Operational Amplifier in BiCMOS Technology - [16] Dima D. Shulman and Jian Yang. An Analytical Model for the Transient Response of CMOS Class AB Operational Amplifiers - [17] A 900-mV Low-Power A/D Converter with 77-dB Dynamic Range Vincenzo Peluso, *Student Member*, *IEEE*, Peter Vancorenland, *Student Member*, *IEEE*, Augusto M. Marques, *Student Member*, *IEEE*, Michel S. J. Steyaert, *Senior Member*, *IEEE*, and Willy Sansen, *Fellow*, *IEEE* - [18] V. Peluso, P. Vancorenland, A. Marques, M. Steyaert, and W. Sansen, "A 900 mV–40 W modulator with 77 dB dynamic range," in *Proc. Int. Solid-State Circuits Conf.*, San Francisco, CA, Feb. 1998. - [19] V. Peluso, P. Vancorenland, M. Steyaert, and W. Sansen, "900 mV class AB OTA for switched opamp applications," *Electron. Lett.*, vol. 33, pp. 1455–1456, Aug. 1997. - [20] Hassan Elwan', Weinan Gao" Roberto Sadkowski2 and Mohammed Ismail' Department of Electrical Engineering, Ohio State University, Columbus, Ohio, USA Texas Instruments Inc. Dallas, Texas, USA. A Low Voltage CMOS Class AB Operational Transconductance Amplifier - [21] *Mohammad Yavari and Omid Shoaei* IC Design Lab, ECE Department, University of Tehran, Tehran 14395-515, Iran. **A** novel fully-differential class ab foldedcascode ota for switched-capacitor applications - [22] Juan A. Galan, Antonio J. López-Martín, *Member, IEEE*, Ramón G. Carvajal, *Senior Member, IEEE*, Jaime Ramírez-Angulo, *Fellow, IEEE*, and Carlos Rubia-Marcos. Super Class-AB OTAs With Adaptive Biasing and Dynamic Output Current Scaling - [23] A. Lopez-Martin, S. Baswa, J. Ramírez-Angulo, and R. G. Carvajal, "Low-voltage super Class-AB CMOS OTA cells with very high slew rate and power efficiency," *IEEE J. Solid-State Circuits*, vol. 40, no. 5, pp. 1068–1077, May 2005. - [24] J. Ramirez-Angulo and M. Holmes, "Simple technique using local CMFB to enhance slew rate and bandwidth of one-stage CMOS op-amps," *Electron. Lett.*, vol. 38, no. 23, pp. 1409–1411, Nov. 2002. - [25] M. Yavari. Single-stage class AB operational amplifier for SC circuits - [26] 1 Johns, D., and Martin, K.: 'Analog integrated circuit design' (JohnWiley, 1997), pp. 281–282 - [27] 4 Assaad, R., and Silva-Martinez, J.: 'Enhancing general performance of folded cascode amplifier by recycling current', Electron. Lett., 2007, 43, (23), pp. 1243–1244 - [28] Gonzalez Carvajal, R., et al.: 'The flipped voltage follower: a useful cell for low-voltage low-power circuit design', IEEE Trans. Circuits Syst. I, Reg. Pprs., 2005, 52, (7), pp. 1276–1291 - [29] A Frequency-Scalable 15-bit Incremental ADC for Low Power Sensor Applications Joshua Liang Electrical and Computer Engineering University of Toronto Toronto, Ontario, Canada Email: <a href="mailto:joshua.liang@utoronto.ca">joshua.liang@utoronto.ca</a> David A. Johns Electrical and Computer Engineering University of Toronto Toronto, Ontario, Canada Email: <a href="mailto:johns@eecg.utoronto.ca">johns@eecg.utoronto.ca</a> - [30] Y. Chae and G. Han, "Low voltage, low power, inverter-based switchedcapacitor delta-sigma modulator," *IEEE Journal of Solid-State Circuits*, vol. 44, no. 2, pp. 458–472, Feb. 2009. - [31] Z. Cao, T. Song, and S. Yan, "A 14 mW 2.5 MS/s 14 bit $\Delta\Sigma$ modulator using split-path pseudo-differential amplifiers," *IEEE Journal of Solid- State Circuits*, vol. 42, no. 10, pp. 2169–2179, Oct. 2007. - [32] H. A. Aslanzadeh, S. Mehrmanesh, M.B. Vahidfar, A.Q. Safarian R. Lotfi. A 1- V I-m W High-speed Class AB Operational Amplifier for High-speed Low Power Pipelined AID Converters using "Slew Boost" Technique - [33] S. Mehrmanesh, H. A. Aslanzadeh, M. B. Vahidfar, and M. Atarodi, "A 1.5-v High-speed' Class AB Operational Amplifier for High-Resolution High-speed Pipelined *A/D* Converters," *IEEE International Symposium on Circuits and Systems*, Bangkok, 2003 - [34] H. A. Aslanzadeh, S. Mehrmanesh, M.B. Vahidfar, and M. Atarodi, "A 1.8-V High-speed 13-Bit Pipelined Analog to Digital Converter for Digital IF Applications," *IEEE International Symposium on Circuits and Systems*, Bangkok, 2003 - [35] A Novel Operational Amplifier for Low-Voltage Low-Power SC Circuits Mingjun Fan1, Junyan Ren1,2, Member, IEEE, Yao Guo1,Yuanwen Li1,Fan Ye1, Ning Li1 1. State Key - Laboratory of ASIC & System 2. Micro-nanoelectronics science and technology innovation platform Fudan University 200433 Shanghai, P.R.China - [36] Dan J.Huber and Rodney J.Chandler "A 10b 160MS/s 84mW 1V Subranging ADC in 90nm CMOS," ISSCC Dig. Tech. Papers, pp.455-456, Feb. 2007 - [37] Masato Yoshioka, Masahiro Kudo, "A 0.8V 10b 80 MS/s 6.5mW Pipelined ADC with Regulated Overdrive Voltage Biasing," ISSCC Dig. Tech. Papers, pp.452-453, Feb. 2007 - [38] W. M. C. Sansen. Analog Design Essentials. Springer. 2006 - [39] Giustolisi G. and Palmisano G., "1.2V CMOS Op-AMP with a Dynamically Biased Output Stage," IEEE Journal of Solid-State Circuits, vol. 35, pp. 632-636, APRIL 2000 - [40] R. Hogervorst. Design of Low-Voltage Low-Power CMOS Operational Amplifier Cells [M]. Delft, The Netherlands: Delft University Press, 1996 - [41] Yavari, M. and shoaei, O. "low-voltage low-power fast-settling CMOS operational transcondutance amplifiers for switched-capacitor applications" IEE proc.-circuits Devices Syst. Vol. 151,No 6, December 2004 - [42] Choksi,O.and Richard Carley, L. "Analysis of Switched-Capacitor Common-Mode Feedback Circuit," IEEE Trans. Circuits Syst II, VOL.50, NO. 12, PP.906-916, 2003 # **Bibliography- Chapter 2** - [1] R. Castello, P. R. Gray, 'A high performance micropower switchedcapacitor filter,' *IEEE J. Solid-State Circuits*, vol. 20, no. 6, pp. 1122-1132, Dec. 1985. - [2] M.G. Degrauwe, J. Rijmenants, E.A. Vittoz, H.J. De Man, 'Adaptive biasing CMOS amplifiers,' *IEEE J. Solid-State Circuits*, vol. 17, no. 3, pp. 522-528, Jun. 1982. - [3] G. Giustolisi, G. Palumbo, 'A novel 1-V class-AB transconductor for improving speed performance in SC applications,' *ISCAS 03 Int. Symp. Circuits and Systems*, vol. 1, pp. 153-156, 2003. - [4] V. Peluso, P. Vancorenland, M. Steyaert, W. Sansen, '900mV differential class AB OTA for switched opamp applications,' *IEE Electronic Letters*, vol. 33, no. 17, pp. 1455-1456, 1997. - [5] S. Baswa, A.J. Lopez-Martin, J. Ramirez-Angulo, R.G. Carvajal, 'Low-voltage micropower super class AB CMOS OTA,' *IEE Electronic Letters*, vol. 40, no. 4, pp. 216-217, 2004. - [6] R. Harjani, R. Heineke, F. Wang, 'An integrated low-voltage class AB CMOS OTA,' *IEEE J.Solid-State Circuits*, vol. 34, no. 2, pp. 134-142, Feb. 1999. - [7] M. Pennisi, G. Palumbo, R.G. Carvajal, 'Analysis and comparison of class AB current mirror OTAs,' *Analog Integrated Circuits and Signal Proc.*, vol. 67, no. 2, pp. 231-239, 2011. - [8] F. Centurelli, P. Monsurrò, A.Trifiletti, "Fully differential class AB symmetrical OTAs: comparison and a novel very low power CMFB - [9] J. Ramirez-Angulo, R. Gonzalez-Carvajal, A. Torralba, C. Nieva, 'A new class AB differential input stage for implementation of low-voltage high slew rate op-amps and linear transconductors,' *ISCAS 01 Int. Symp. Circuits and Systems*, vol. 1, pp. 671-674, 2001. - [10] S. Baswa, A.J. Lopez Martin, J. Ramirez-Angulo, R.G. Carvajal, 'Winner-Take-All class AB input stage,' *Analog Integrated Circuits and Signal Proc.*, vol. 46, no. 1, pp.149-152, 2006. ### Bibliography- Chapter 3 - [1] V. Peluso, P. Vancorenland, M. Steyaert, W. Sansen, '900mV differential class AB OTA for switched opamp applications,' *IEE Electronic Letters*, vol. 33, no. 17, pp. 1455-1456, 1997. - [2] R. Castello, P.R. Gray, 'A high-performance micropower switched-capacitor filter,' *IEEE J. Solid-State Circuits*, vol. 20, no. 6, pp. 1122-1132, Dec. 1985. - [3] M. Yavari, O. Shoaei, 'A novel fully-differential class AB folded-cascode OTA for switchedcapacitor applications,' *ICECS 05 Int. Conf. Electronic Circuits and Systems*, 2005. - [4] T.C. Choi, R.T. Kaneshiro, R.W. Brodersen, P.R. Gray, W.B. Jett, M. Wilcox, 'Highfrequency CMOS switched-capacitor filters for communications applications,' *IEEE J. Solid-StateCircuits*, vol. 18, no. 6, pp. 652-664, Dec. 1983. - [5] F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti, "Fully differential class-AB OTA with improbe CMRR" Journal of Circuits Systems and Computers, vol. 26, n. 11, Nov. 2017, paper 1750169. - [6] F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti, "A Topology of fully-Differential Class-AB Symmetrical OTA with Improved CMRR" IEEE Transactions on Circuits and Systems Part II: Express Briefs. - [7] F. Centurelli, P. Monsurrò, A. Trifiletti, 'Comparative performance analysis and complementary triode based CMFB circuits for fully differential class AB symmetrical OTAs with low power consumption,' *Int. J. Circuit Theory Applications*, vol. 44, no. 5, pp. 1039-1054, May 2016. - [8] F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti, "A fully-differential class-AB OTA with CMRR improbe by local feedback" ECCTD 17: 23<sup>rd</sup> European Conference on Circuit Theory and Design, Catania (Italy), 4 6 September 2017. ### **Bibliography- Chapter 4** - [1] J. Ramirez-Angulo, R. Gonzalez-Carvajal, A. Torralba, C. Nieva, 'A new class AB differential input stage for implementation of low-voltage high slew rate op-amps and linear transconductors,' *ISCAS 01 Int. Symp. Circuits and Systems*, vol. 1, pp. 671-674, 2001. - [2] V. Peluso, P. Vancorenland, M. Steyaert, W. Sansen, '900mV differential class AB OTA for switched opamp applications,' *IEE Electronic Letters*, vol. 33, no. 17, pp. 1455-1456, 1997. ### Bibliography- Chapter 5 - [1] V. Peluso, P. Vancorenland, M. Steyaert, W. Sansen, '900mV differential class AB OTA for switched opamp applications,' *IEE Electronic Letters*, vol. 33, no. 17, pp. 1455-1456, 1997. - [2] Equazioni Differenziali, Salvatore Spataro, Salvatore Tribulato